# LOGY Linear Phase, DC Accurate, Low Power, 10th Order Lowpass Filter September 1999 # **FEATURES** - One External R Sets Cutoff Frequency - Root Raised Cosine Response - 3mA Supply Current with a Single 3V Supply - Up to 64kHz Cutoff on a Single 3V Supply - 10th Order, Linear Phase Filter in an SO-8 - DC Accurate, V<sub>OS(MAX)</sub> = 5mV - Low Power Modes - Differential or Single-Ended Inputs - 80dB CMRR (DC) - 82dB Signal-to-Noise Ratio, V<sub>S</sub> = 5V - Operates from 3V to ±5V Supplies ## **APPLICATIONS** - Data Communication Filters for 3V Operation - Linear Phase and Phase Matched Filters for I/Q Signal Processing - Pin Programmable Cutoff Frequency Lowpass Filters # DESCRIPTION The LTC®1569-6 is a 10th order lowpass filter featuring linear phase and a root raised cosine amplitude response. The high selectivity of the LTC1569-6 combined with its linear phase in the passband makes it suitable for filtering both in data communications and data acquisition sys- tems. Furthermore, its root raised cosine response offers the optimum pulse shaping for PAM data communications. The filter attenuation is 50dB at 1.5 $\bullet$ f<sub>CUTOFF</sub>, 60db at 2 $\bullet$ f<sub>CUTOFF</sub>, and in excess of 80dB at 6 $\bullet$ f<sub>CUTOFF</sub>. DC-accuracy-sensitive applications benefit from the 5mV maximum DC offset. The LTC1569-6 sampled data filter does not require an external clock yet its cutoff frequency can be set with a single external resistor with a typical accuracy of 3.5% or better. The external resistor programs an internal oscillator whose frequency is divided by either 1, 4 or 16 prior to being applied to the filter network. Pin 5 determines the divider setting. Thus, up to three cutoff frequencies can be obtained for each external resistor value. Using various resistor values and divider settings, the cutoff frequency can be programmed over a range of six octaves. Alternatively, the cutoff frequency can be set with an external clock and the clock-to-cutoff frequency ratio is 64:1. The ratio of the internal sampling rate to the filter cutoff frequency is 128:1. The LTC1569-6 is fully tested for a cutoff frequency of 64kHz with a single 3V supply. The LTC1569-6 features power saving modes and it is available in an SO-8 surface mount package. 7, LTC and LT are registered trademarks of Linear Technology Corporation. # TYPICAL APPLICATION Single 3V Supply, 64kHz/16kHz/4kHz Lowpass Filter Frequency Response, f<sub>CUTOFF</sub> = 64kHz/16kHz/4kHz # **ABSOLUTE MAXIMUM RATINGS** # (Note 1)11VTotal Supply Voltage500mWPower Dissipation500mWOperating Temperature0°C to 70°CStorage Temperature-65°C to 150°CLead Temperature (Soldering, 10 sec)300°C # PACKAGE/ORDER INFORMATION Consult factory for Industrial and Military grade parts. # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_S = 3V$ ( $V^+ = 3V$ , $V^- = 0V$ ), $f_{CUTOFF} = 64$ kHz, $R_{LOAD} = 10$ k unless otherwise specified. | PARAMETER | CONDITIONS | | | MIN | TYP | MAX | UNITS | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------------------|-------------------------------------------------------------|------------------------------------------------------------|----------------------------------| | Filter Gain | $V_S$ = 5V, $f_{CLK}$ = 4.096MHz,<br>$f_{CUTOFF}$ = 64kHz, $V_{IN}$ = 1.4V <sub>P-P</sub> ,<br>$R_{EXT}$ = 10k, Pin 5 Shorted to Pin 4 | $\begin{split} f_{IN} &= 1280 \text{Hz} = 0.02 \bullet f_{\text{CUTOFF}} \\ f_{IN} &= 12.8 \text{kHz} = 0.2 \bullet f_{\text{CUTOFF}} \\ f_{IN} &= 32 \text{kHz} = 0.5 \bullet f_{\text{CUTOFF}} \\ f_{IN} &= 51.2 \text{kHz} = 0.8 \bullet f_{\text{CUTOFF}} \\ f_{IN} &= 64 \text{kHz} = f_{\text{CUTOFF}} \\ f_{IN} &= 97.5 \text{kHz} = 1.5 \bullet f_{\text{CUTOFF}} \\ f_{IN} &= 128 \text{kHz} = 2 \bullet f_{\text{CUTOFF}} \\ f_{IN} &= 192 \text{kHz} = 3 \bullet f_{\text{CUTOFF}} \end{split}$ | • | -0.05<br>-0.25<br>-0.65<br>-1.3<br>-5.3 | 0.05<br>-0.15<br>-0.55<br>-1.0<br>-3.8<br>-60<br>-62<br>-71 | 0.15<br>-0.05<br>-0.4<br>-0.7<br>-2.4<br>-48<br>-50<br>-60 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | | $V_S$ = 2.7V, $f_{CLK}$ = 1MHz, $f_{CUTOFF}$ = 15.625kHz, $V_{IN}$ = 1V <sub>P-P</sub> , Pin 6 Shorted to Pin 4, External Clock | f <sub>IN</sub> = 312Hz = 0.02 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 3125kHz = 0.2 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 7812kHz = 0.5 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 12.5kHz = 0.8 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 15.625kHz = f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 23.44kHz = 1.5 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 31.25kHz = 2 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 46.88kHz = 3 • f <sub>CUTOFF</sub> | • | -0.12<br>-0.25<br>-0.65<br>-1.1<br>-3.6 | 0.05<br>-0.15<br>-0.55<br>-0.9<br>-3.4<br>-54<br>-60 | 0.16<br>-0.05<br>-0.4<br>-0.7<br>-3.2<br>-50<br>-55<br>-60 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | Filter Phase | V <sub>S</sub> = 2.7V, f <sub>CLK</sub> = 4MHz,<br>f <sub>CUTOFF</sub> = 62.5kHz, Pin 6 Shorted to<br>Pin 4, External Clock | f <sub>IN</sub> = 1250Hz = 0.02 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 12.5kHz = 0.2 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 31.25kHz = 0.5 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 50kHz = 0.8 • f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 62.5kHz = f <sub>CUTOFF</sub><br>f <sub>IN</sub> = 93.75kHz = 1.5 • f <sub>CUTOFF</sub> | • | -114<br>79<br>-83<br>156 | -11<br>-111<br>82<br>-79<br>162<br>-91 | -108<br>85<br>-75<br>168 | Deg<br>Deg<br>Deg<br>Deg<br>Deg | | Filter Cutoff Accuracy when Self-Clocked | R <sub>EXT</sub> = 10.24k from Pin 6 to Pin 7,<br>V <sub>S</sub> = 3V, Pin 5 Shorted to Pin 4 | | | 6 | 62.5kHz ±1 | % | | | Filter Output DC Swing (Note 6) | V <sub>S</sub> = 3V, Pin 3 = 1.11V | | • | 1.9 | 2.1 | | V <sub>P-P</sub> | | | V <sub>S</sub> = 5V, Pin 3 = 2V | | • | 3.2 | 3.6 | | V <sub>P-P</sub> | | | $V_S = \pm 5V$ , Pin 5 Shorted to Pin 7, $R_{LOAD}$ | = 20k | | | 8.5 | | V <sub>P-P</sub> | # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}$ C. $V_S = 3V$ ( $V^+ = 3V$ , $V^- = 0V$ ), $f_{CLK} = 4.096$ MHz, $f_{CUTOFF} = 64$ kHz, $R_{LOAD} = 10$ k unless otherwise specified. | PARAMETER | CONDITIONS | | | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------|---|-----|-----------------|------------------------|-------------------------| | Output DC Offset<br>(Note 2) | R <sub>EXT</sub> = 10k, Pin 5 Shorted to Pin 7 | $V_S = 3V$ $V_S = 5V$ $V_S = \pm 5V$ | | | ±2<br>±6<br>±15 | ±5<br>±12 | mV<br>mV<br>mV | | Output DC Offset Drift | R <sub>EXT</sub> = 10k, Pin 5 Shorted to Pin 7 | $V_S = 3V$ $V_S = 5V$ $V_S = \pm 5V$ | | | 25<br>25<br>75 | | μV/°C<br>μV/°C<br>μV/°C | | Clock Pin Logic Thresholds<br>when Clocked Externally | V <sub>S</sub> = 3V | Min Logical "1"<br>Max Logical "0" | | | 2.7<br>0.5 | | V | | | V <sub>S</sub> = 5V | Min Logical "1"<br>Max Logical "0" | | | 4.0<br>0.5 | | V | | | $V_S = \pm 5V$ | Min Logical "1"<br>Max Logical "0" | | | 4.0<br>0.5 | | V | | Power Supply Current (Note 3) | f <sub>CLK</sub> = 256kHz (40k from Pin 6 to Pin 7,<br>Pin 5 Open, ÷ 4), f <sub>CUTOFF</sub> = 4kHz | V <sub>S</sub> = 3V | • | | 3 | 4<br>5 | mA<br>mA | | | | V <sub>S</sub> = 5V | • | | 3.5 | 5<br>6 | mA<br>mA | | | | V <sub>S</sub> = 10V | • | | 4.5 | 7<br>8 | mA<br>mA | | | $f_{CLK}$ = 4.096MHz (10k from Pin 6 to Pin 7,<br>Pin 5 Shorted to Pin 4, ÷ 1), $f_{CUTOFF}$ = 64kHz | $V_S = 3V$ $V_S = 5V$ | • | | 8 | 11 | mA<br>mA | | | | V <sub>S</sub> = 10V | • | | 12 | 13<br>17 | mA<br>mA<br>mA | | Clock Feedthrough | Pin 5 Open | | | | 0.1 | | mV <sub>RMS</sub> | | Wideband Noise | Noise BW = DC to 2 • f <sub>CUTOFF</sub> | | | | 95 | | μV <sub>RMS</sub> | | THD | f <sub>IN</sub> = 3kHz, 1.5V <sub>P-P</sub> , f <sub>CUTOFF</sub> = 32kHz | | | | 80 | | dB | | Clock-to-Cutoff<br>Frequency Ratio | | | | | 64 | | | | Max Clock Frequency<br>(Note 4) | $V_S = 3V$ $V_S = 5V$ $V_S = \pm 5V$ | | | | 5<br>5<br>7 | | MHz<br>MHz<br>MHz | | Min Clock Frequency<br>(Note 5) | $V_S = 3V, 5V, T_A < 85^{\circ}C$<br>$V_S = \pm 5V$ | | | | 1.5<br>3 | | kHz<br>kHz | | Input Frequency Range | Aliased Components <-65dB | | | | | 0.9 • f <sub>CLK</sub> | Hz | **Note 1:** Absolute maximum ratings are those values beyond which the life of a device may be impaired. Note 2: DC offset is measured with respect to Pin 3. **Note 3:** If the internal oscillator is used as the clock source and the divideby-4 or divide-by-16 mode is enabled, the supply current is reduced as much as 40% relative to the divide-by-1 mode. **Note 4:** The maximum clock frequency is arbitrarily defined as the frequency at which the filter AC response exhibits >1dB of gain peaking. **Note 5:** The minimum clock frequency is arbitrarily defined as the frequecy at which the filter DC offset changes by more than 5mV. **Note 6:** For more details refer to the Input and Output Voltage Range paragraph in the Applications Information section. ## TYPICAL PERFORMANCE CHARACTERISTICS ## PIN FUNCTIONS **IN** +/**IN** - (**Pins 1, 2**): Signals can be applied to either or both input pins. The DC gain from IN + (Pin 1) to OUT (Pin 8) is 1.0, and the DC gain from Pin 2 to Pin 8 is -1. The input range, input resistance and output range are described in the Applications Information section. Input voltages which exceed the power supply voltages should be avoided. Transients will not cause latchup if the current into/out of the input pins is limited to 20mA. **GND (Pin 3):** The GND pin is the reference voltage for the filter and should be externally biased to 2V (1.11V) to maximize the dynamic range of the filter in applications using a single 5V (3V) supply. For single supply operation, the GND pin should be bypassed with a quality $1\mu$ ceramic capacitor to $V^-$ (Pin 4). The impedance of the circuit biasing the GND pin should be less than $2k\Omega$ as the GND pin generates a small amount of AC and DC current. For dual supply operation, connect Pin 3 to a high quality DC ground. A ground plane should be used. A poor ground will increase DC offset, clock feedthrough, noise and distortion. $V^-/V^+$ (Pins 4, 7): For 3V, 5V and ±5V applications a quality 1μF ceramic bypass capacitor is required from V<sup>+</sup> (Pin 7) to V<sup>-</sup> (Pin 4) to provide the transient energy for the internal clock drivers. The bypass should be as close as possible to the IC. In dual supply applications (Pin 3 is grounded), an additional $0.1\mu F$ bypass from V $^+$ (Pin 7) to GND (Pin 3) and V $^-$ (Pin 4) to GND (Pin 3) is recommended. The maximum voltage difference between GND (Pin 3) and $V^+$ (Pin 7) should not exceed 5.5V. **DIV/CLK** (**Pin 5**): DIV/CLK serves two functions. When the internal oscillator is enabled, DIV/CLK can be used to engage an internal divider. The internal divider is set to 1:1 when DIV/CLK is shorted to $V^-$ (Pin 4). The internal divider is set to 4:1 when DIV/CLK is allowed to float (a 100pF bypass to $V^-$ is recommended). The internal divider is set to 16:1 when DIV/CLK is shorted to $V^+$ (Pin 7). In the divide-by-4 and divide-by-16 modes the power supply current is reduced by as much as 40%. When the internal oscillator is disabled ( $R_X$ shorted to $V^-$ ) DIV/CLK becomes an input pin for applying an external clock signal. For proper filter operation, the clock waveform should be a squarewave with a duty cycle as close as possible to 50% and CMOS voltages levels (see Electrical Characteristics section for voltage levels). DIV/CLK pin voltages which exceed the power supply voltages should be avoided. Transients will not cause latchup if the fault current into/out of the DIV/CLK pin is limited to 40mA. # PIN FUNCTIONS $R_X$ (Pin 6): Connecting an external resistor between the $R_X$ pin and V<sup>+</sup> (Pin 7) enables the internal oscillator. The value of the resistor determines the frequency of oscillation. The maximum recommended resistor value is 40k and the minimum is 3.8k. The internal oscillator is disabled by shorting the $R_X$ pin to $V^-$ (Pin 4). (Please refer to the Applications Information section.) **OUT (Pin 8):** Filter Output. This pin can drive $10k\Omega$ and/or 40pF loads. For larger capacitive loads, an external $100\Omega$ series resistor is recommended. The output pin can exceed the power supply voltages by up to $\pm 2V$ without latchup. # **BLOCK DIAGRAM** # APPLICATIONS INFORMATION #### **Self-Clocking Operation** The LTC1569-6 features a unique internal oscillator which sets the filter cutoff frequency using a single external resistor. The design is optimized for $V_S = 3V$ , $f_{CUTOFF} =$ 64kHz, where the filter cutoff frequency error is typically <1% when a 0.1% external 10k resistor is used. With different resistor values and internal divider settings, the cutoff frequency can be accurately varied from 1kHz to 64kHz. As shown in Figure 1, the divider is controlled by the DIV/CLK (Pin 5). Table 1 summarizes the cutoff frequency vs external resistor values for the divide-by-1 mode. Table 1. f<sub>CUTOFF</sub> vs R<sub>EXT</sub>, V<sub>S</sub> = 3V, T<sub>A</sub> = 25°C, Divide-by-1 Mode | R <sub>EXT</sub> | Typical f <sub>CUTOFF</sub> | Typical Variation of f <sub>CUTOFF</sub> | |------------------|-----------------------------|------------------------------------------| | 3844Ω* | N/A | ±3.0% | | 5010Ω* | N/A | ±2.5% | | 10k | 64kHz | ±1% | | 20.18k | 32kHz | ±2.0% | | 40.2k | 16kHz | ±3.5% | <sup>\*</sup>REXT values less than 10k can be used only in the divide-by-16 mode. In the divide-by-4 and divide-by-16 modes, the cutoff frequencies in Table 1 will be lowered by 4 and 16 respectively. When the LTC1569-6 is in the divide-by-4 and divide-by-16 modes the power is automatically reduced. This results in up to a 40% power savings with a single 5V supply. The power reduction in the divide-by-4 and divide-by-16 modes, however, effects the fundamental oscillator frequency. Hence, the effective divide ratio will be slightly different from 4:1 or 16:1 depending on $V_S$ , $T_A$ and $R_{EXT}$ . Typically this error is less than 1% (Figures 4 and 6). The cutoff frequency is easily estimated from the equation in Figure 1. Examples 1 and 2 illustrate how to use the graphs in Figures 2 through 7 to get a more precise estimate of the cutoff frequency. Figure 2. Filter Cutoff vs $V_{SUPPLY}$ , Divide-by-1 Mode, $T_A = 25^{\circ}C$ Figure 4. Typical Divide Ratio in the Divide-by-4 Mode, $T_A = 25$ °C Figure 3. Filter Cutoff vs Temperature, Divide-by-1 Mode, $R_{EXT} = 10k$ Figure 5. Filter Cutoff vs Temperature, Divide-by-4 Mode, R<sub>EXT</sub> = 10k Figure 6. Typical Divide Ratio in the Divide-by-16 Mode, $T_A = 25^{\circ}C$ Example 1: LTC1569-6, $R_{EXT} = 20k$ , $V_S = 3V$ , divide-by-16 mode, DIV/CLK (Pin 5) connected to $V^+$ (Pin 7), $T_A = 25^{\circ}C$ . Using the equation in Figure 1, the approximate filter cutoff frequency is $f_{CUTOFF} = 64kHz \cdot (10k/20k) \cdot (1/16) = 2kHz$ . For a more precise $f_{CUTOFF}$ estimate, use Table 1 to get a value of $f_{CUTOFF}$ when $R_{EXT}$ = 20k and use the graph in Figure 6 to find the correct divide ratio when $V_S$ = 3V and $R_{EXT}$ = 20k. Based on Table 1 and Figure 6, $f_{CUTOFF}$ = 32kHz • (20.18k/20k) • (1/16.02) = 2.01kHz. From Table 1, the part-to-part variation of $f_{CUTOFF}$ will be $\pm 2\%$ . From the graph in Figure 7, the 0°C to 70°C drift of $f_{CUTOFF}$ will be -0.2% to 0.2%. Example 2: LTC1569-6, $R_{EXT} = 10k$ , $V_S = 5V$ , divide-by-1 mode, DIV/CLK (Pin 5) connected to $V^-$ (Pin 4), $T_A = 25^{\circ}C$ . Using the equation in Figure 1, the approximate filter cutoff frequency is $f_{CUTOFF} = 64kHz \cdot (10k/10k) \cdot (1/1) = 64kHz$ . For a more precise $f_{CUTOFF}$ estimate, use Figure 2 to correct for the supply voltage when $V_S = 5V$ . From Table 1 and Figure 2, $f_{CUTOFF} = 64k \cdot (10k/10k) \cdot 0.970 = 62.1kHz$ . The oscillator is sensitive to transients on the positive supply. The IC should be soldered to the PC board and the PCB layout should include a $1\mu F$ ceramic capacitor between V<sup>+</sup> (Pin 7) and V<sup>-</sup> (Pin 4), as close as possible to Figure 7. Filter Cutoff vs Temperature, Divide-by-16 Mode, R<sub>EXT</sub> = 10k the IC to minimize inductance. Avoid parasitic capacitance on $R_X$ and avoid routing noisy signals near $R_X$ (Pin 6). Use a ground plane connected to $V^-$ (Pin 4) for single supply applications. Connect a ground plane to GND (Pin 3) for dual supply applications and connect $V^-$ (Pin 4) to a copper trace with low thermal resistance. #### **Input and Output Voltage Range** The input signal range includes the full power supply range. For a single 3V supply, the output voltage swing is typciallly 2.1V<sub>P-P</sub> and at least 1.9V<sub>P-P</sub> over the commercial temperature range. For single 5V and $\pm$ 5V supplies, the output swing depends on clock frequency and divider setting. For $R_{EXT}$ = 10k, divide-by-1 mode ( $f_{CUTOFF}$ = 64kHz) and $V_S$ = 5V, the output swing is typically 3.6 $V_{P-P}$ (3.2 $V_{P-P}$ 0°C to 70°C). For $R_{EXT}$ = 10k, divide-by-4 or divide-by-16 modes ( $f_{CUTOFF}$ = 16kHz or 4kHz) and $V_S$ = 5V, the output swing is typically limited to $V_{MIN}$ = $V^-$ + 80mV and $V_{MAX}$ = $V^+$ – 1V or 3.92 $V_{P-P}$ . For $R_{EXT}$ = 10k, divide-by-1 mode and $V_S$ = $\pm 5V$ , the output voltage is typically $5V_{P-P}$ (4.3 $V_{P-P}$ 0°C to 70°C). For $R_{EXT}$ = 10k, divide-by-4 mode ( $f_{CUTOFF}$ = 16kHz) and $V_S$ = $\pm 5V$ , the output voltage range is typically 6.3 $V_{P-P}$ (5.8 $V_{P-P}$ 0°C to 70°C). For $R_{EXT}$ = 10k, divide-by-16 mode ( $f_{CUTOFF}$ = 4kHz) and $V_S$ = $\pm 5V$ , the output voltage is typically 8.5 $V_{P-P}$ (7.5 $V_{P-P}$ 0°C to 70°C). In each case, the output voltage range increases as $R_{EXT}$ is increased until it reaches the typical limits $V_{MAX}$ and $V_{MIN}$ . The above voltage swings are for $R_{LOAD}$ = 10k for $V_S$ = 3V and 5V. $R_{LOAD}$ = 20k for $V_S$ = $\pm$ 5V. To maximize the undistorted peak-to-peak signal swing of the filter, the GND (Pin 3) voltage should be set to 2V (1.11V) in single 5V (3V) supply applications. The LTC1569-6 can be driven with a single-ended or differential signal. When driven differentially, the voltage between IN+ and IN- (Pin 1 and Pin 2) is filtered with a DC gain of 1. The single-ended output voltage OUT (Pin 8) is referenced to the voltage of the GND (Pin 3). The common mode voltage of IN+ and IN- can be any voltage that keeps the input signals within the power supply range. For noninverting single-ended applications, connect IN<sup>-</sup> to GND or to a quiet DC reference voltage and apply the input signal to IN<sup>+</sup>. If the input is DC coupled then the DC gain from IN<sup>+</sup> to OUT will be 1. This is true given IN<sup>+</sup> and OUT are referenced to the same voltage, i.e., GND, V<sup>-</sup> or some other DC reference. To achieve the distortion levels shown in the Typical Performance Characteristics the input signal at IN<sup>+</sup> should be centered around the DC voltage at IN<sup>-</sup>. The input can also be AC coupled, as shown in the Typical Applications section. For inverting single-ended filtering, connect IN<sup>+</sup> to GND or to quiet DC reference voltage. Apply the signal to IN<sup>-</sup>. The DC gain from IN<sup>-</sup> to OUT is –1, assuming IN<sup>-</sup> is referenced to IN<sup>+</sup> and OUT is reference to GND. Refer to the Typical Performance Characteristics section to estimate the THD for a given input level. # Dynamic Input Impedance The unique input sampling structure of the LTC1569-6 has a dynamic input impedance which depends on the configuration, i.e., differential or single-ended, and the clock frequency. The equivalent circuit in Figure 8 illustrates the input impedance when the cutoff frequency is 64kHz. For other cutoff frequencies replace the 125k value with 125k • (64kHz/f<sub>CUTOFF</sub>). When driven with a single-ended signal into IN $^-$ with IN $^+$ tied to GND, the input impedance is very high (~10M $\Omega$ ). When driven with a single-ended signal into IN $^+$ with IN $^-$ tied to GND, the input impedance is a 125k resistor to GND. When driven with a complementary signal whose common mode voltage is GND, the IN<sup>+</sup> input appears to have 125k to GND and the IN<sup>-</sup> input appears to have -125k to GND. To make the effective IN<sup>-</sup> impedance 125k when driven differentially, place a 62.5k resistor from IN<sup>-</sup> to GND. For other cutoff frequencies use 62.5k • (128kHz/f<sub>CUTOFF</sub>), as shown in the Typical Applications section. The typical variation in dynamic input impedance for a given clock frequency is $\pm 10\%$ . #### **Wideband Noise** The wideband noise of the filter is the RMS value of the device's output noise spectral density. The wideband noise data is used to determine the operating signal-to-noise at a given distortion level. The wideband noise is nearly independent of the value of the clock frequency and excludes the clock feedthrough. Most of the wideband noise is concentrated in the filter passband and cannot be removed with post filtering (Table 2). Table 3 lists the typical wideband noise for each supply. Table 2. Wideband Noise vs Supply Voltage, Single 3V Supply | Bandwidth | Total Integrated Noise | | |-------------------------------|------------------------|--| | DC to f <sub>CUTOFF</sub> | 80μV <sub>RMS</sub> | | | DC to 2 • f <sub>CUTOFF</sub> | 95μV <sub>RMS</sub> | | | DC to f <sub>CLK</sub> | 110μV <sub>RMS</sub> | | Table 3. Wideband Noise vs Supply Voltage, fcutoff = 64kHz | Power Supply | Total Integrated Noise<br>DC to 2 • f <sub>CUTOFF</sub> | |--------------|---------------------------------------------------------| | 3V | 95μV <sub>RMS</sub> | | 5V | 100μV <sub>RMS</sub> | | ±5V | 105μV <sub>RMS</sub> | ### **Clock Feedthrough** Clock feedthrough is defined as the RMS value of the clock frequency and its harmonics that are present at the filter's OUT pin (Pin 8). The clock feedthrough is measured with IN $^+$ and IN $^-$ (Pins 1 and 2) grounded and depends on the PC board layout and the power supply decoupling. Table 4 shows the clock feedthrough (the RMS sum of the first 11 harmonics) when the LTC1569-7 is self-clocked with R<sub>EXT</sub> = 10k, DIV/CLK (Pin 5) open (divide-by-4 mode). The clock feedthrough can be reduced with a simple RC post filter. Table 4. Clock Feedthrough | Power Supply | Feedthrough | |--------------|----------------------| | 3V | 0.1mV <sub>RMS</sub> | | 5V | 0.3mV <sub>RMS</sub> | | ±5V | 0.9mV <sub>RMS</sub> | #### DC Accuracy DC accuracy is defined as the error in the output voltage after DC offset and DC gain errors are removed. This is similar to the definition of the integral nonlinearity in A/D converters. For example, after measuring values of $V_{OUT(DC)}$ vs $V_{IN(DC)}$ for a typical LTC1569-6, a linear regression shows that $V_{OUT(DC)} = V_{IN(DC)} \bullet 0.99854 + 0.00134V$ is the straight line that best fits the data. The DC accuracy describes how much the actual data deviates from this straight line (i.e., DCERROR = $V_{OUT(DC)} - (V_{IN(DC)} \bullet 0.99854 + 0.00134V)$ . In a 12-bit system with a full-scale value of 2V, the LSB is $488\mu V$ . Therefore, if the DCERROR of the filter is less than $488\mu V$ over a 2V range, the filter has 12-bit DC accuracy. Figure 9 illustrates the typical DC accuracy of the LTC1569-6 on a single 5V supply. #### DC Offset The output DC offset of the LTC1569-6 is trimmed to less than $\pm 5$ mV. The trimming is performed with V<sub>S</sub> = 1.9V, -1.1V with the filter cutoff frequency set to 4kHz (R<sub>EXT</sub> = 10k, DIV/CLK shorted to V<sup>+</sup>). To obtain optimum DC offset performance, appropriate PC layout techniques should be used. The filter IC should be soldered to the PC board. The power supplies should be well decoupled including a $1\mu F$ ceramic capacitor from V $^+$ (Pin 7) to V $^-$ (Pin 4). A ground plane should be used. Noisy signals should be isolated from the filter input pins. When the power supply is 3V, the output DC offset should change less than $\pm 2$ mV when the clock frequency varies from 64kHz to 4096kHz. When the clock frequency is fixed, the output DC offset will typically change by less than $\pm 3$ mV ( $\pm 15$ mV) when the power supply varies from 3V to 5V ( $\pm 5$ V) in the divide-by-1 mode. In the divide-by-4 or divide-by-16 modes, the output DC offset will typically change less than -9mV (-27mV) when the power supply varies from 3V to 5V ( $\pm 5$ V). The offset is measured with respect to GND (Pin 3). #### **Aliasing** Aliasing is an inherent phenomenon of sampled data filters. In lowpass filters significant aliasing only occurs when the frequency of the input signal approaches the sampling frequency or multiples of the sampling frequency. The LTC1569-6 samples the input signal twice every clock period. Therefore, the sampling frequency is twice the clock frequency and 128 times the filter cutoff frequency. Input signals with frequencies near 2 $\bullet$ fclk $\pm$ fcutoff will be aliased to the passband of the filter and appear at the output unattenuated. Figure 9 # TYPICAL APPLICATIONS Single 3V Operation, AC Coupled Input, 64kHz Cutoff Frequency Single 3V, AC Coupled Input, 64kHz Cutoff Frequency #### Single 3V Supply Operation, DC Coupled, 16kHz Cutoff Frequency # Single 5V Operation, 50kHz Cutoff Frequency, DC Coupled Differential Inputs with Balanced Input Impedance #### $\pm$ 5V Supply Operation, DC Coupled Filter with External Clock Source # PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. S8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) - \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE S08 1298 # TYPICAL APPLICATIONS Single 5V Supply Operation, DC Coupled Input, 16kHz Cutoff Frequency INPUT 32ksps (OR 64kbps) # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------| | LTC1064-3 | Linear Phase, Bessel 8th Order Filter | f <sub>CLK</sub> /f <sub>CUTOFF</sub> = 75/1 or 150/1, Very Low Noise | | LTC1064-7 | Linear Phase, 8th Order Lowpass Filter | f <sub>CLK</sub> /f <sub>CUTOFF</sub> = 50/1 or 100/1, f <sub>CUTOFF(MAX)</sub> = 100kHz | | LTC1068-x | Universal, 8th Order Filter | f <sub>CLK</sub> /f <sub>CUTOFF</sub> = 25/1, 50/1, 100/1 or 200/1, f <sub>CUTOFF(MAX)</sub> = 200kHz | | LTC1069-7 | Linear Phase, 8th Order Lowpass Filter | f <sub>CLK</sub> /f <sub>CUTOFF</sub> = 25/1, f <sub>CUTOFF(MAX)</sub> = 200kHz, SO-8 | | LTC1164-7 | Low Power, Linear Phase Lowpass Filter | $f_{CLK}/f_{CUTOFF} = 50/1 \text{ or } 100/1, I_S = 2.5\text{mA}, V_S = 5\text{V}$ | | LTC1264-7 | Linear Phase, 8th Order Lowpass Filter | $f_{CLK}/f_{CUTOFF} = 25/1 \text{ or } 50/1, f_{CUTOFF(MAX)} = 200kHz$ | | LTC1562/LTC1562-2 | Universal, 8th Order Active RC Filter | $f_{\text{CUTOFF(MAX)}} = 150 \text{kHz (LTC1562)}$<br>$f_{\text{CUTOFF(MAX)}} = 300 \text{kHz (LTC1562-2)}$ |