# Quad 12-Bit Rail-to-Rail Micropower DACs ### **FEATURES** - 12-Bit Resolution - Buffered True Rail-to-Rail Voltage Output - 5V Operation, I<sub>CC</sub>: 1.1mA Typ (LTC1458) - 3V Operation, I<sub>CC</sub>: 800µA Typ (LTC1458L) - Built-In Reference: 2.048V (LTC1458) - 1.220V (LTC1458L) - CLR Pin - Power-On Reset - SSOP-28 Package - 3-Wire Cascadable Serial Interface - Maximum DNL Error: 0.5LSB - Low Cost ### **APPLICATIONS** - Digital Calibration - Industrial Process Control - Automatic Test Equipment - Low Power Systems ### DESCRIPTION The LTC®1458/LTC1458L are complete single supply, quad rail-to-rail voltage output, 12-bit digital-to-analog converters (DACs) in SO-28 and SSOP-28 packages. They include an output buffer amplifier with variable gain ( $\times 1$ or $\times 2$ ) and an easy-to-use 3-wire cascadable serial interface. The LTC1458 has an onboard reference of 2.048V and a full-scale output of 4.095V in a $\times 2$ gain configuration. It operates from a single 4.5V to 5.5V supply dissipating only 5.5mW ( $I_{CC} = 1.1$ mA typ). The LTC1458L has an onboard 1.22V reference and a full-scale output of 2.5V in a $\times$ 2 gain configuration. It operates from a single supply of 2.7V to 5.5V dissipating 2.4mW. Excellent DNL, low supply current and a wide range of built-in functions allow these parts to be used in a host of applications when flexibility, power and single supply operation are important. 17, LTC and LT are registered trademarks of Linear Technology Corporation. ### TYPICAL APPLICATION #### Functional Block Diagram: Quad 12-Bit Rail-to-Rail DAC ### **ABSOLUTE MAXIMUM RATINGS** ### PACKAGE/ORDER INFORMATION Consult factory for Military grade parts. ### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 4.5V to 5.5V (LTC1458), 2.7V to 5.5V (LTC1458L), X1/X2 = REFLO = GND, REFHI = REFOUT, $V_{OUT}$ unloaded, $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------|-----------------------------------------------|----------------------------------------------------------------------------|---|----------------|--------------------|----------------|------------| | DAC | | | | | | | | | | Resolution | | • | 12 | | | Bits | | DNL | Differential Nonlinearity | Guaranteed Monotonic (Note 1) | • | | | ±0.5 | LSB | | INL | Integral Nonlinearity | T <sub>A</sub> = 25°C<br>(Note 1) | • | | ±1.75<br>±2.25 | ±4.0<br>±4.5 | LSB<br>LSB | | V <sub>0S</sub> | Offset Error | T <sub>A</sub> = 25°C | | ±3.0<br>±6.0 | ±12<br>±18 | mV<br>mV | | | V <sub>OS</sub> TC | Offset Error Temperature<br>Coefficient | | | | ±15 | | μV/°C | | V <sub>FS</sub> | Full-Scale Voltage | When Using Internal Reference, LTC1458, T <sub>A</sub> = 25°C<br>LTC1458 | • | 4.065<br>4.045 | 4.095<br>4.095 | 4.125<br>4.145 | V | | | | When Using Internal Reference, LTC1458L, T <sub>A</sub> = 25°C<br>LTC1458L | • | 2.470<br>2.460 | 2.500<br>2.500 | 2.530<br>2.540 | V | | V <sub>FS</sub> TC | Full-Scale Voltage<br>Temperature Coefficient | When Using Internal Reference | | | ± 24 | | ppm/°C | | Reference | 9 | | | | | | | | | Reference Output Voltage | LTC1458<br>LTC1458L | • | 2.008<br>1.195 | 2.048<br>1.220 | 2.088<br>1.245 | V | | | Reference Output<br>Temperature Coefficient | | | | ±20 | | ppm/°C | | | Reference Line Regulation | | • | | 0.7 | ±2.0 | LSB/V | | | Reference Load Regulation | 0 ≤ I <sub>OUT</sub> ≤ 100μA, LTC1458<br>LTC1458L | • | | 0.2<br>0.6 | 1.5<br>3.0 | LSB<br>LSB | | | Reference Input Range | $V_{REFHI} \le V_{CC} - 1.5V$ | | | V <sub>CC</sub> /2 | | V | | | Reference Input Resistance | | • | 15 | 24 | 40 | kΩ | # **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 4.5V to 5.5V (LTC1458), 2.7V to 5.5V (LTC1458L), X1/X2 = REFLO = GND, REFHI = REFOUT, $V_{OUT}$ unloaded, $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | | TYP | MAX | UNITS | |-----------------|------------------------------|-------------------------------------------------------------------------------------------------|---|------------|-------------|--------------|----------| | | Reference Input Capacitance | | | | 15 | | pF | | | Short-Circuit Current | REFOUT Shorted to GND | • | | 45 | 120 | mA | | Power Su | pply | | • | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance, LTC1458<br>LTC1458L | • | 4.5<br>2.7 | | 5.5<br>5.5 | V | | I <sub>CC</sub> | Supply Current | $4.5V \le V_{CC} \le 5.5V$ (Note 4) , LTC1458<br>$2.7V \le V_{CC} \le 5.5V$ (Note 4) , LTC1458L | • | | 1100<br>800 | 2400<br>2000 | μA<br>μA | | Op Amp D | OC Performance | | | | | | | | | Short-Circuit Current Low | V <sub>OUT</sub> Shorted to GND | • | | 60 | 120 | mA | | | Short-Circuit Current High | V <sub>OUT</sub> Shorted to V <sub>CC</sub> | • | | 70 | 120 | mA | | | Output Impedance to GND | Input Code = 0 | • | | 40 | 120 | Ω | | AC Perfor | mance | | | | | | | | | Voltage Output Slew Rate | (Note 2) | • | 0.5 | 1.0 | | V/µs | | | Voltage Output Settling Time | (Notes 2, 3) to ±0.5LSB | | | 14 | | μS | | | Digital Feedthrough | | | | 0.3 | | nV∙s | | | AC Feedthrough | REFHI = 1kHz, 2V <sub>P-P</sub> , (Code: All 0s) | | | -95 | | dB | | SINAD | Signal-to-Noise + Distortion | REFHI = 1kHz, 2V <sub>P-P</sub> , (Code: All 1s) | | | 85 | | dB | # $V_{CC}$ = 5V (LTC1458), 3V (LTC1458L), $T_A$ = $T_{MIN}$ to $T_{MAX}$ | | | | LTC1458 | | | T | | | |-------------------|------------------------------------|----------------------------------------------|---------|-----------------------|---------|-----------------------|---------|-------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP MAX | MIN | TYP MAX | UNITS | | Digital I/O | | | | | | | | | | $V_{IH}$ | Digital Input High Voltage | | • | 2.4 | | 2.0 | | V | | $V_{IL}$ | Digital Input Low Voltage | | • | | 0.8 | | 0.6 | V | | $V_{OH}$ | Digital Output High Voltage | I <sub>OUT</sub> = -1mA | • | V <sub>CC</sub> - 1.0 | | V <sub>CC</sub> - 0.7 | | V | | $V_{0L}$ | Digital Output Low Voltage | I <sub>OUT</sub> = 1mA | • | | 0.4 | | 0.4 | V | | I <sub>LEAK</sub> | Digital Input Leakage | V <sub>IN</sub> = GND to V <sub>CC</sub> | • | | ±10 | | ±10 | μА | | C <sub>IN</sub> | Digital Input Capacitance | Guaranteed by Design,<br>Not Subject to Test | • | | 10 | | 10 | pF | | Switching | | | • | | | • | | | | t <sub>1</sub> | D <sub>IN</sub> Valid to CLK Setup | | • | 40 | | 60 | | ns | | t <sub>2</sub> | D <sub>IN</sub> Valid to CLK Hold | | • | 0 | | 0 | | ns | | t <sub>3</sub> | CLK High Time | | • | 40 | | 60 | | ns | | t <sub>4</sub> | CLK Low Time | | • | 40 | | 60 | | ns | | t <sub>5</sub> | CS/LD Pulse Width | | • | 50 | | 80 | | ns | | t <sub>6</sub> | LSB CLK to CS/LD | | • | 40 | | 60 | | ns | | t <sub>7</sub> | CS/LD Low to CLK | | • | 20 | | 30 | | ns | | t <sub>8</sub> | D <sub>OUT</sub> Output Delay | C <sub>LOAD</sub> = 15pF | • | | 150 | | 220 | ns | | t <sub>9</sub> | CLK Low to CS/LD Low | | • | 20 | | 30 | | ns | ### **ELECTRICAL CHARACTERISTICS** The denotes specifications which apply over the full operating temperature range. **Note 1:** Nonlinearity is defined from the first code that is greater than or equal to the maximum offset specification to code 4095 (full scale). **Note 2:** Load is $5k\Omega$ in parallel with 100pF. Note 3: DAC switched between all 1s and the code corresponding to $V_{OS}$ for the part. **Note 4:** Digital inputs at 0V or V<sub>CC</sub>. ### TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS ### PIN FUNCTIONS X1/X2 C, X1/X2 D,X1/X2 A, X1/X2 B (Pins 1, 14, 16, 27): The Input Pin that Sets the Gain for DAC C/D/A/B. When grounded the gain will be 2, i.e., output full-scale will be 2 • REFHI. When connected to V<sub>OUT</sub> the gain will be 1, i.e., output full-scale will be equal to REFHI. $V_{OUT\ C}, V_{OUT\ D}, V_{OUT\ A}, V_{OUT\ B}$ (Pins 2, 13, 17, 26): The Buffered DAC Outputs. **CS/LD (Pin 3):** The Serial Interface Enable and Load Control Input. D<sub>IN</sub> (Pin 4): The Serial Data Input. **REFHI C, REFHI D, REFHI A, REFHI B, (Pins 5, 9, 20, 24):** The Inputs to the DAC Resistor Ladder for DAC C/D/A/B. GND (Pins 6, 23): Ground. **REFLO C, REFLO D, REFLO A, REFLO B, (Pins 7, 8, 21, 22):** The Bottom of the DAC Resistor Ladders for the DACs. These can be used to offset zero-scale above ground. REFLO should be connected to ground when no offset is required. **D**<sub>OUT</sub> (**Pin 10**): The Output of the Shift Register which Becomes Valid on the Rising Edge of the Serial Clock. **CLK (Pin 11):** The Serial Interface Clock Input. **V<sub>CC</sub> (Pins 15, 28):** The Positive Supply Input. $4.5V \le V_{CC} \le 5.5V$ (LTC1458), $2.7V \le V_{CC} \le 5.5V$ (LTC1458L). Requires a bypass capacitor to ground. **REFOUT (Pin 19):** The Output of the Internal Reference. **CLR (Pin 25):** The Clear Pin. Clears all DACs to zero-scale when pulled low. # **BLOCK DIAGRAM** ### TIMING DIAGRAM ### **DEFINITIONS** **Resolution (n):** Resolution is defined as the number of digital input bits, n. It defines the number of DAC output states (2<sup>n</sup>) that divide the full-scale range. The resolution does not imply linearity. **Full-Scale Voltage (V\_{FS}):** This is the output of the DAC when all bits are set to 1. **Voltage Offset Error (V<sub>OS</sub>):** The theoretical voltage at the output when the DAC is loaded with all zeros. The output amplifier can have a true negative offset, but because the part is operated from a single supply, the output cannot go below zero. If the offset is negative, the output will remain near 0V resulting in the transfer curve shown in Figure 1. Figure 1. Effect of Negative Offset The offset of the part is measured at the code that corresponds to the maximum offset specification: $$V_{OS} = V_{OUT} - \left[ (Code)(V_{FS})/(2^n - 1) \right]$$ **Least Significant Bit (LSB):** One LSB is the ideal voltage difference between two successive codes. LSB = $$(V_{FS} - V_{OS})/(2^n - 1) = (V_{FS} - V_{OS})/4095$$ Nominal LSBs: Integral Nonlinearity (INL): End-point INL is the maximum deviation from a straight line passing through the end-points of the DAC transfer curve. Because the part operates from a single supply and the output cannot go below zero, the linearity is measured between full scale and the code corresponding to the maximum offset specification. The INL error at a given input code is calculated as follows: $$\begin{array}{lll} \text{INL} &=& [V_{OUT} - V_{OS} - (V_{FS} - V_{OS})(\text{code}/4095)]/\text{LSB} \\ V_{OUT} &=& \text{The output voltage of the DAC measured at} \\ && \text{the given input code} \\ \end{array}$$ ### **DEFINITIONS** **Differential Nonlinearity (DNL):** DNL is the difference between the measured change and the ideal 1LSB change between any two adjacent codes. The DNL error between any two codes is calculated as follows: DNL = $(\Delta V_{OUT} - LSB)/LSB$ $\Delta V_{OUT}$ = The measured voltage difference between two adjacent codes **Digital Feedthrough:** The glitch that appears at the analog output caused by AC coupling from the digital inputs when they change state. The area of the glitch is specified in (nV)(sec). ### **OPERATION** #### **Serial Interface** The data on the $D_{IN}$ input is loaded into the shift register on the rising edge of the clock. Data is loaded as one 48-bit word, DAC A first, then DAC B, DAC C and DAC D. The MSB is loaded first for each DAC. The DAC registers load the data from the shift register when $\overline{CS}/LD$ is pulled high. The CLK is disabled internally when $\overline{CS}/LD$ is high. Note: CLK must be low before $\overline{CS}/LD$ is pulled low to avoid an extra internal clock pulse. The buffered output of the 48-bit shift register is available on the $D_{OUT}$ pin which swings from ground to $V_{CC}$ . Multiple LTC1458/LTC1458Ls may be daisy-chained together by connecting the $D_{OUT}$ pin to the $D_{IN}$ pin of the next chip, while the CLK and $\overline{\text{CS}}/\text{LD}$ signals remain common to all chips in the daisy-chain. The serial data is clocked to all of the chips, then the $\overline{\text{CS}}/\text{LD}$ signal is pulled high to update all of them simultaneously. #### Reference The LTC1458L has an internal reference of 1.22V with a full scale of 2.5V (gain of 2 configuration). The LTC1458 includes an internal 2.048V reference, making 1LSB equal to 1mV (gain of 2 configuration). When the buffer gain is 2, the external reference must be less than $V_{CC}/2$ and be capable of driving the 15k minimum DAC resistor ladder. The external reference must always be less than $V_{CC}-1.5V$ . ### **Voltage Output** The rail-to-rail buffered output of the LTC1458 family can source or sink 5mA when operating with a 5V supply over the entire operating temperature range while pulling to within 300mV of the positive supply voltage or ground. The output swings to within a few millivolts of either supply rail when unloaded and has an equivalent output resistance of $40\Omega$ when driving a load to the rails. The output can drive 1000pF without going into oscillation. ### APPLICATIONS INFORMATION # Using Two DACs to Digitally Program the Full Scale and Offset of a Third Figure 2 shows how to use one LTC1458 to make a 12-bit DAC with a digitally programmable full scale and offset. DAC A and DAC B are used to control the offset and full scale of DAC C. DAC A is connected in a $\times$ 1 configuration and controls the offset of DAC C by moving REFLO C above ground. The minimum value to which this offset can be programmed is 10mV. DAC B is connected in a $\times$ 2 configuration and controls the full scale of DAC C by driving REFHI C. Note that the voltage at REFHI C must be less than or equal to $V_{CC}/2$ , corresponding to DAC B's code $\leq$ 2,500 for V<sub>CC</sub> = 5V, since DAC C is being operated in $\times$ 2 mode for full rail-to-rail output swing. The transfer characteristic is: $$V_{OUTC} = 2 \cdot [D_C \cdot (2 \cdot D_B - D_A) + D_A] \cdot REFOUT$$ where REFOUT = The Reference Output D<sub>A</sub> = (DAC A Digital Code)/4096 This sets the offset. $D_B = (DAC B Digital Code)/4096$ This sets the full scale. $D_C = (DAC C Digital Code)/4096$ Figure 2 # **PACKAGE DESCRIPTION** Dimensions in inches (millimeters) unless otherwise noted. $\frac{0.397 - 0.407^*}{(10.07 - 10.33)}$ G Package 28-Lead Plastic SSOP (0.209) (LTC DWG # 05-08-1640) 0.0256 (0.65) BSC <u>0.010 – 0.015</u> (0.25 - 0.38) - \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE G28 SSOP 0694 $\frac{0.002 - 0.008}{(0.05 - 0.21)}$ # PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. SW Package 28-Lead Plastic Small Outline (Wide 0.300) (LTC DWG # 05-08-1620) - PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS. THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS - \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE S28 (WIDE) 0996 # TYPICAL APPLICATION # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | LTC1257 | Single 12-Bit V <sub>OUT</sub> DAC, Full Scale: 2.048V, V <sub>CC</sub> : 4.75V to 15.75V, Reference Can Be Overdriven up to 12V, i.e., FS <sub>MAX</sub> = 12V | 5V to 15V Single Supply, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC1446/LTC1446L | Dual 12-Bit Rail-to-Rail Output DACs in SO-8 Package | LTC1446: V <sub>CC</sub> = 4.5V to 5.5V, V <sub>OUT</sub> = 0V to 4.095V<br>LTC1446L: V <sub>CC</sub> = 2.7V to 5.5V, V <sub>OUT</sub> = 0V to 2.5V | | LTC1450/LTC1450L | Single 12-Bit Rail-to-Rail Output DACs with Parallel Interface | LTC1450: V <sub>CC</sub> = 4.5V to 5.5V, V <sub>OUT</sub> = 0V to 4.095V<br>LTC1450L: V <sub>CC</sub> = 2.7V to 5.5V, V <sub>OUT</sub> = 0V to 2.5V | | LTC1451 | Single Rail-to-Rail 12-Bit DAC, Full Scale: 4.095V, V <sub>CC</sub> : 4.5V to 5.5V | Low Power, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC1452 | Single Rail-to-Rail 12-Bit V <sub>OUT</sub> Multiplying DAC, V <sub>CC</sub> : 2.7V to 5.5V | Low Power, Multiplying V <sub>OUT</sub> DAC with Rail-to-Rail Buffer Amplifier in SO-8 Package | | LTC1453 | Single Rail-to-Rail 12-Bit V <sub>OUT</sub> DAC, Full Scale: 2.5V, V <sub>CC</sub> : 2.7V to 5.5V | 3V, Low Power, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC1454/LTC1454L | Dual 12-Bit V <sub>OUT</sub> DACs in SO-16 Package with Added Functionality | LTC1454: V <sub>CC</sub> = 4.5V to 5.5V, V <sub>OUT</sub> = 0V to 4.095V<br>LTC1454L: V <sub>CC</sub> = 2.7V to 5.5V, V <sub>OUT</sub> = 0V to 2.5V | | LTC1456 | Single Rail-to-Rail Output 12-Bit DAC with Clear Pin,<br>Full Scale: 4.095V, V <sub>CC</sub> : 4.5V to 5.5V | Low Power, Complete V <sub>OUT</sub> DAC in SO-8 Package with Clear Pin |