| SPEC No. | MFM2-J09A04 | |----------|---------------| | ISSUE: | Nov. 11. 1997 | | | Pre | liminary | | |--------------|---------------------------------------|-----------------------------------------------|---------------------------------------| | | SPECI | FICATI | ONS | | | | | | | Product Type | 8 M Flash | Memory + 1 M S R | AM | | | L | RS1302 | | | Model No. | ( | LRS1302 ) | | | | any objections, please co | PRSENTED BY: T.KUZUMOTO Dept. General Mana | 297. | | | REVIEWED BY: 2 Ishilashi K.ISHIBASHI | REVIEWED BY: M. HARA Engineering Dept.2 | PREPARED BY: J. Manusch T.KAMIYOSHI | Tenri Integrated Circuits Group SHARP CORPORATION - Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - · Office electronics - Instrumentation and measuring equipment - · Machine tools - · Audiovisual equipment - · Home appliances - · Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-sale operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - · Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - · Mainframe computers - · Traffic control systems - · Gas leak detectors and automatic cutoff devices - · Rescue and security equipment - · Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - · Aerospace equipment - · Communications equipment for trunk lines - · Control equipment for the nuclear power industry - · Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. # Contents | Part 1 Product Overview | | |----------------------------------------|----| | 1. Description | 2 | | 2. Pin Configuration | 3 | | 3. Notes | 4 | | 4. Truth Table | 5 | | 5. Block Diagram | 5 | | 6. Absolute Maximum Ratings | 6 | | 7. Recommended DC Operating Conditions | 6 | | 8. Pin Capacitance | 6 | | 9. DC Electrical Characteristics | 7 | | | | | Part 2 Flash Memory Specifications | | | 1. Introduction | 9 | | 2. Principles of Operation | 12 | | 3. Bus Operation | 13 | | 4. Command Definitions | 14 | | 5. Design Considerations | 28 | | 6. Electrical Specifications | 30 | | | | | Part 3 SRAM Specifications | | | 1. Description | 43 | | 2. Truth Table | 44 | | 3. Block Diagram | 44 | | 4. Absolute Maximum Ratings | 45 | | 5. Recommended DC Operating Conditions | 45 | | 6. DC Electrical Characteristics | 45 | | 7. AC Electrical Characteristics | 46 | | 8. Data Retention Characteristics | 47 | | 9. Timing Chart | 48 | # Part 1 Overview # 1.Description The LRS1302 is a combination memory organized as $1,048,576\times8$ bit flash memory and $131,072\times8$ bit static RAM in one package. It is fabricated using silicon-gate CMOS process technology. #### Features | OAccess Time | <b>!</b> | | | | | |-----------------|-----------------------|--------------------------------|------------|--------------|---------------------------------------------------------------------| | Flash memor | ry access time | | 130 | ns Max. | | | SRAM acces | ss time | • • • • | 70 | ns Max. | | | Operating cu | rrent | | | | | | Flash memor | ry Read | | 12 | mA Max. | $(t_{CYCLE}=200ns)$ | | | Byte write | | 57 | mA Max. | | | | Block erase | | 37 | mA Max. | | | SRAM | Operating | | 25 | mA Max. | (t <sub>CYCLE</sub> =200ns) | | OStandby curre | ent | | | | | | Flash memor | ту | | 20 | μΑ Max. | $(F-\overline{CE} \ge F-V_{CC}-0.2V,$ | | | | | | | $\overline{RP} \leq 0.2V, F-V_{pp} \leq 0.2V)$ | | SRAM | | | 50 | μΑ Max. | $(S-\overline{CE} \ge S-V_{CC}-0.2V)$ | | | | | 0.7 | μΑ Тур. | $(T_a=25^{\circ}C, S-V_{CC}=3V, S-\overline{CE} \ge S-V_{CC}=0.2V)$ | | (Total standby | y current is the sur | nmation of Flash memory's | standby o | urrent and S | SRAM's one.) | | OPower supply | y | | 2 | 2.7V to 3.6V | 7 | | (Block erase, | , byte write and loo | ck-bit configuration operation | ons with V | cc<3.0V are | not supported.) | | OSRAM data r | etention current | | | • | $T_{CCDR}=3V, T_a=25^{\circ}C)$ | | Operating ten | nperature | | -40 | )°C to +85°C | | | OFully static o | peration | | | | | | OThree-state of | utput | | | | | | ONot designed | or rated as radiation | n hardened | | | | | ○40 pin TSC | OP ( TSOP40-P-0 | 813) plastic package | | | | | OFlash memor | y has P-type bulk | silicon, and SRAM has N- | type bulk | silicon. | | The contents described in Part 1 take first priority over Part 2 and Part 3. | | | <del></del> | |-------------------------------|------------|-----------------------| | 2.Pin Configuration | | | | | | <del></del> | | F-A <sub>18</sub> 🗔 1 🔾 | | 40 ☐ F-WE | | F-A <sub>17</sub> = 2 | | 39 F-OE | | $A_{15} = 3$ | • | 38 | | $A_{14} \square 4$ | <u>;</u> | $37 \square A_{16}$ | | A <sub>13</sub> | * | 36 $A_3$ | | $A_{12} \square 6$ | | $35 \square A_2$ | | $A_{11} \square 7$ | | $34 \square A_1$ | | A10 🗔 8 | | 33 🖂 I/O <sub>7</sub> | | A <sub>9</sub> 🗔 9 | | 32 🖂 I/O <sub>6</sub> | | s-v <sub>∞</sub> □ 10 | (T) . Y | 31 1/O <sub>5</sub> | | F-V <sub>∞</sub> □ 11 | (Top View) | 30 F-V <sub>CC</sub> | | $F-V_{PP} \longrightarrow 12$ | | 29 🖂 GND | | <u>RP</u> | | 28 🖂 I/O <sub>4</sub> | | A <sub>8</sub> 🗔 14 | | $27 \square IO_3$ | | S-WE 🗀 15 | | 26 🖂 I/O <sub>2</sub> | | $A_7 \square 16$ | | $25 \square VO_1$ | | A <sub>6</sub> 🗔 17 | | 24 \ I/O <sub>0</sub> | | A <sub>5</sub> 18 | | 23 S-CE | | $A_4 \square 19$ | | 22 🗀 A <sub>0</sub> | | F-CE 20 | | 21 S-OE | | | | | | PIN | DESCRIPTION | |----------------------------------------|--------------------------------------------------| | A <sub>0</sub> to A <sub>16</sub> | Common Address Input Pins | | F-A <sub>17</sub> to F-A <sub>19</sub> | Address Input Pins for Flash Memory | | F-CE | Chip Enable Input Pin for Flash Memory | | S-CE | Chip Enable Input Pin for SRAM | | F-WE | Write Enable Input Pin for Flash Memory | | S-WE | Write Enable Input Pin for SRAM | | F-OE | Output Enable Input Pin for Flash Memory | | S-OE | Output Enable Input Pin for SRAM | | I/O <sub>0</sub> to I/O <sub>7</sub> | Common Data Input/Output Pins | | RP | Reset/Deep Power Down Input Pin for Flash Memory | | F-V <sub>cc</sub> | Power Supply Pin for Flash Memory | | F-V <sub>PP</sub> | Power Supply Pin for Flash Memory Write/Erase | | S-V <sub>cc</sub> | Power Supply Pin for SRAM | | GND | Common GND | The contents described in Part 1 take first priority over Part 2 and Part 3. #### 3. Notes This product is a stacked TSOP package that a 8M bit Flash Memory and a 1M bit SRAM are assembled nto. # POWER SUPPLY AND CHIP ENABLE OF FLASH MEMORY AND SRAM It is forbidden that both $F-\overline{CE}$ and $S-\overline{CE}$ should be LOW simultaneously. If the two memories are active together, possibly they may not operate normally by interference noises or data collision on I/O bus. Both $F-V_{CC}$ and $S-V_{CC}$ are needed to be applied by the recommended supply voltage at the same time except SRAM data retention mode. #### SRAM DATA RETENTION SRAM data retention is capable in three ways as below. SRAM power switching between a system battery and a backup battery needs careful device decoupling from Flash Memory to prevent SRAM supply voltage from falling lower than 2.0V by a Flash Memory peak current caused by transition of Flash Memory supply voltage or of control signals $(F-\overline{CE}, F-\overline{OE} \text{ and } \overline{RP})$ . # CASE 1: FLASH MEMORY IS IN STANDBY MODE. (F-V<sub>CC</sub>=2.7V to 3.6V) - SRAM inputs and input/outputs except S- $\overline{\text{CE}}$ are needed to be applied with voltages in the range of -0.3V to S- $V_{\text{CC}}$ +0.3V or to be open(High-Z). - Flash Memory inputs and input/outputs except F- $\overline{CE}$ and $\overline{RP}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). # CASE 2: FLASH MEMORY IS IN DEEP POWER DOWN MODE. (F-V<sub>CC</sub>=2.7V to 3.6V) - SRAM inputs and input/outputs except S- $\overline{CE}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open. - Flash Memory inputs and input/outputs except $\overline{RP}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). $\overline{RP}$ is needed to be at the same level as F-V<sub>CC</sub> or to be open. # CASE 3: FLASH MEMORY POWER SUPPLY IS TURNED OFF. (F-V<sub>CC</sub>=0V) - · Fix RP LOW level before turning off Flash memory power supply. - SRAM inputs and input/outputs except S- $\overline{CE}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). - Flash Memory inputs and input/outputs except $\overline{RP}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). #### **POWER UP SEQUENCE** When turning on Flash memory power supply, keep $\overline{RP}$ LOW. After F-V<sub>CC</sub> reaches over 2.7V, keep $\overline{RP}$ LOW for more than 100nsec. ## DEVICE DECOUPLING The power supply is needed to be designed carefully because one of the SRAM and the Flash Memory is in standby mode when the other is active. A careful decoupling of power supplies is necessary between SRAM and Flash Memory. Note peak current caused by transition of control signals. #### 4.Truth table(\*1,3) | F-CE | F-ŌE | F-WE | RP | S-CE | S-ŌE | S-WE | Address | Mode | I/O <sub>0</sub> toI/O <sub>7</sub> | Current | Note | |------|------|------|----|------|------|------|---------|-----------------|-------------------------------------|-----------------|--------| | L | L | Н | Н | Н | X | X | X | Flash read | Output | I <sub>cc</sub> | *2,7 | | L | Н | Н | Н | Н | X | X | x | Flash read | High-Z | I <sub>cc</sub> | *4 | | L | Н | L | Н | Н | Х | Х | х | Flash write | Input | I <sub>cc</sub> | *5,6,7 | | Н | Х | х | Х | L | L | Н | х | SRAM read | Output | I <sub>cc</sub> | | | Н | х | х | Х | L | H | H | x | SRAM read | High-Z | I <sub>cc</sub> | | | Н | х | Х | х | L | Х | L | Х | SRAM write | Input | I <sub>cc</sub> | | | Н | Х | Х | Н | Н | х | х | х | Standby | High-Z | I <sub>SB</sub> | | | Н | Х | х | L | Н | Х | Х | х | Deep power down | High-Z | I <sub>SB</sub> | *4 | #### Notes: - \*1. Do not make F- $\overline{CE}$ and S- $\overline{CE}$ "LOW" level at the same time. - \*2. Reffer to DC Characteristics. When $F-V_{PP} \leq V_{PPLK}$ , memory contents can be read, but not altered. - \*3. X can be $V_{IL}$ or $V_{IH}$ for control pins and addresses, and $V_{PPLK}$ or $V_{PPH}$ for F-V<sub>PP</sub>. See DC Characteristics for $V_{PPLK}$ and $V_{PPH}$ voltages. - \*4. $\overline{RP}$ at GND $\pm 0.2V$ ensures the lowest deep power-down current. - \* 5. Command writes involving block erase, write, or lock-bit configuration are reliably executed when $F-V_{PP}=V_{PPH}$ and $F-V_{CC}=V_{CC2}$ . Block erase, byte write, or lock-bit configuration with $V_{CC}<3.0V$ or $V_{IH}<\overline{RP}<V_{HH}$ produce spurious results and should not be attempted. - \*6. Reffer to Part 2 Section 3 Table 4 for valid DIN during a write operation. - \*7. Do not use in a timing that both F-OE and F-WE is "LOW" level. #### 5. Block Diagram #### 6. Absolute Maximum Ratings | Parameter | Symbol | Ratings | Unit | |-----------------------------|-------------------|------------------------------------|------| | Supply voltage(*8,9) | V <sub>cc</sub> | -0.2 to +4.6 | v | | Input voltage(*8,10) | V <sub>IN</sub> | -0.3 (*11) to V <sub>cc</sub> +0.3 | v | | Operating temperature | Topr | -40 to +85 | T | | Storage temperature | T <sub>stg</sub> | -65 to +125 | T | | V <sub>PP</sub> voltage(*8) | F-V <sub>PP</sub> | -0.2 to +12.6 (*12) | V | | Input voltage(*8) | RP | -0.5 (*11) to +12.6 (*12) | V | Notes) \*8. The maximum applicable voltage on any pin with respect to GND. - \*9. Except V<sub>PP</sub> - \*10. Except RP. - \*11. -2.0V undershoot is allowed when the pulse width is less than 20nsec. - \*12. +14.0V overshoot is allowed when the pulse width is less than 20nsec. # 7. Recommended DC Operating Conditions $$(T_a = -40^{\circ}C \text{ to } +85^{\circ}C)$$ | Parameter | Symbol | . Min. | Тур. | Max. | Unit | |----------------|-----------------------|------------|------|----------------------------|------| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 3.6 | V | | Input voltage | V <sub>IH</sub> | 2.2 | | V <sub>cc</sub> +0.3 (*15) | V | | | V <sub>IL</sub> | -0.3 (*13) | | 0.8 | V | | | V <sub>HH</sub> (*14) | 11.4 | | 12.6 | | Notes) \*13. -2.0V undershoot is allowed when the pulse width is less than 20nsec. - \*14. This voltage is applicable to RP Pin only. - \*15. $V_{CC}$ is the lower one of S- $V_{CC}$ and F- $V_{CC}$ . # 8.Pin Capacitance $$(T_a=25^{\circ}C, f=1MHz)$$ | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | ] | |-------------------|-----------------|---------------------|------|------|------|------|-----| | Input capacitance | C <sub>IN</sub> | V <sub>IN</sub> =0V | | | 18 | pF | *16 | | I/O capacitance | C <sub>vo</sub> | V <sub>vo</sub> =0V | | | 22 | pF | *16 | Note) \*16. Sampled but not 100% tested #### 9.DC Electrical Characteristics $(T_a = -40\% \text{ to } +85\% \text{ , } V_{CC} = 2.7 \text{V to } 3.6 \text{V})$ | Parameter | | Note | Conditions | | Min. | Typ.(*18) | Max. | Unit | |-----------------------------------------|-----------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----------|------|-----------------| | Input leakage current(I <sub>II</sub> ) | | | V <sub>IN</sub> =0V to V <sub>CC</sub> | | -1.5 | | 1.5 | μА | | Output leakage | | | F-CE, S-CE=V <sub>FF</sub> or | | -1.5 | | 1.5 | <u> </u> | | current | | | F- $\overline{OE}$ , S- $\overline{OE}$ = $V_{IH}$ or<br>F- $\overline{WE}$ , S- $\overline{WE}$ = $V_{IH}$ , $V_{IO}$ = $0V$ to $V_{IO}$ | r | -1.5 | | 1.5 | μА | | Operating | F | *18 | Read current, F-V <sub>PP</sub> $\leq$ F-V <sub>CC</sub><br>F-CE $\leq$ 0.2V,<br>VIN $\leq$ V <sub>CC</sub> .0.2V or V <sub>IN</sub> $\leq$ 0.2V | t <sub>CYCLE</sub> =200ns<br>I <sub>IO</sub> =0mA | | | 12 | mA | | supply<br>current | F<br>L<br>A<br>S<br>H | *19<br>*20 | Summation of V <sub>CC</sub> Byte Write o lock-bit current, and V <sub>PP</sub> Byte W lock-bit current. | | | | 57 | mA | | (I <sub>cc</sub> ) | | *19<br>*21 | Summation of $V_{CC}$ Block Erase or Clear Block lock-bits current, and $V_{PP}$ Block Erase or Clear Block lock-bits current. | | | | 37 | m∆ | | | S<br>R<br>A<br>M | *22 | S-CE=0.2V,<br>$V_{IN} \ge V_{CC}$ -0.2V or $V_{IN} \le 0.2V$ | t <sub>CYCLE</sub> =200ns<br>I <sub>IO</sub> =0mA | , | | 25 | m.A | | | F | *23 | $F-\overline{CE}=V_{IH}, \overline{RP}=V_{IH}$ | | | | 2.0 | mA | | Standby | F<br>L<br>S<br>H | *24 | $F-\overline{CE} \ge V_{CC}-0.2V$ ,<br>$F-V_{PP} \le 0.2V$ , $\overline{RP} \le 0.2V$ | | | | 20 | μА | | current (I <sub>SB</sub> ) | S<br>R | *25 | S-CE=V <sub>DH</sub> | | | | 3.0 | m. <sup>A</sup> | | | A<br>M | *26 | S-CE≧V <sub>cc</sub> -0.2V | | | 0.7 | 50 | μА | | Output voltage | | | I <sub>CL</sub> =2.0mA | | | | 0.4 | V | | $(V_{OL}, V_{OH})$ | | | I <sub>CH</sub> =-1.0mA | | 2.4 | | | V | Note) \*17. $T_3=25^{\circ}C$ , $V_{CC}=3.0V$ - \* 18. This value is read current $(I_{CCR}+I_{PPR})$ of the flash memory. - \*19. Sampled but not 100% tested. - \*20. This value is operation current $(I_{CCW}+I_{PPW})$ of flash memory. - \*21. This value is operation current $(I_{CCE} + I_{PPE})$ of flash memory. - \*22. This value is operation current ( $I_{CC2}$ ) of SRAM. - \*23. This value is stand-by current ( $I_{CCS}+I_{PPS}$ ) of flash memory. - \*24. This value is deep power down cuurent ( $I_{CCD}+I_{PPD}$ ) of flash memory. - \*25. This value is stand-by current $(I_{SB1})$ of SRAM. - \*26. This value is stand-by current ( $I_{SB}$ ) of SRAM. The contents described in Part 1 take first priority over Part 2 and Part 3. # Part2 Flash memory CONTENTS | PAGE | PAGE | |-----------------------------------------------|-------------------------------------------------------------------| | 1. INTRODUCTION9 | 4.10 Clear Block Lock-Bits Command | | 1.1 New Features9 | 5. DESIGN CONSIDERATIONS | | 1.2 Product Overview9 | 5.1 Three-Line Output Control | | | 5.2 Power Supply Decoupling28 | | 2. PRINCIPLES OF OPERATION12 | 5.3 V <sub>PP</sub> Trace on Printed Circuit Boards | | 2.1 Data Protection12 | 5.4 V <sub>CC</sub> , V <sub>PP</sub> , <del>RP</del> Transitions | | | 5.5 Power-Up/Down Protection29 | | 3.BUS OPERATION13 | 5.6 Power Dissipation29 | | 3.1 Read13 | | | 3.2 Output Disable13 | 6.ELECTRICAL SPECIFICATIONS | | 3.3 Standby13 | 6 1 Absolute Maximum Ratings30 | | 3.4 Deep Power-Down13 | 6.2 Operating Conditions30 | | 3.5 Read Identifier Codes Operation14 | 6.2.1 Capacitance | | 3.6 Write14 | 6.2.2 AC Input/Output Test Conditions 31 | | • | 6.2.3 DC Characteristics | | 4. COMMAND DEFINITIONS14 | 6.2.4 AC Characteristics - Read-Only Operations 34 | | 4.1 Read Array Command17 | 6.2.5 AC Characteristics - Write Operations 36 | | 4.2 Read Identifier Codes Command17 | 6.2.6 Alternative CE-Controlled Writes | | 4.3 Read Status Register Command17 | 6.2.7 Reset Operations 40 | | 4.4 Clear Status Register Command17 | 6.2.8 Block Erase, Byte Write and Lock-Bit | | 4.5 Block Erase Command17 | Configuration Performance41 | | 4.6 Byte Write Command18 | | | 4.7 Block Erase Suspend Command18 | | | 4.8 Byte Write Suspend Command19 | | | 4.9 Set Block and Master Lock-Bit Commands 19 | | #### 1 INTRODUCTION This datasheet contains LRS1302 specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, and 5 describe the memory organization and functionality. Section 6 covers electrical specifications. #### 1.1 New Features The LRS1302 SmartVoltage Flash memory maintains backwards-compatibility with SHARP's 28F008SA. Key enhancements over the 28F008SA include: - ·SmartVoltage Technology - ·Enhanced Suspend Capabilities - ·In-System Block Locking Both devices share a compatible, status register, and software command set. These similarities enable a clean upgrade from the 28F008SA to LRS1302. When upgrading, it is important to note the following differences: - Because of new feature support, the two devices have different device codes. This allows for software optimization. - $\cdot V_{PPLK}$ has been lowered from 6.5V to 1.5V to support 3.0V-3.6V block erase, byte write, and lock-bit configuration operations. Designs that switch $V_{PP}$ off during read operations should make sure that the $V_{PP}$ voltage transitions to GND. - -To take advantage of SmartVoltage technology, allow $\rm V_{\rm PP}$ connection to 3.0V-3.6V. # 1.2 Product Overview The LRS1302 is a high-performance 8-Mbit SmartVoltage Flash memory organized as 1 Mbyte of 8 bits. The 1 Mbyte of data is arranged in sixteen 64-Kbyte blocks which are individually erasable, lockable, and unlockable in-system. The memory map is shown in Figure 2. SmartVoltage technology provides a choice of $V_{CC}$ and $V_{PP}$ combinations, as shown in Table 1, to meet system performance and power expectations. $V_{PP}$ at 2.7V to 3.6V eliminates the need for a separate 12V converter. In addition to flexible erase and program voltages, the dedicated $V_{PP}$ pin gives complete data protection when $V_{PP} \leq V_{PPLK}$ . Table 1. V<sub>CC</sub> and V<sub>PP</sub> Voltage Combinations Offered by SmartVoltage Technology | V <sub>CC</sub> Voltage | V <sub>PP</sub> Voltage | |-------------------------|-------------------------| | 2.7V to 3.6V(*1) | 3.0V to 3.6V | | NOTE: | | Block erase, byte write and lock-bit configuration operations with V<sub>CC</sub><3.0V are not supported.</li> Internal $V_{\text{CC}}$ and $V_{\text{PP}}$ detection Circuitry automatically configures the device for optimized read and write operations. A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase, byte write, and lock-bit configuration operations. A block erase operation erases one of the device's 64-Kbyte blocks typically within 1.8 second independent of other blocks. Each block can be independently erased 100,000 times (1.6 million block erases per device). Block erase suspend mode allows system software to suspend block erase to read or write data from any other block. Writing memory data is performed in byte increments typically within $17~\mu s$ . Byte write suspend mode enables the system to read data or execute code from any other flash memory array location. Individual block locking uses a combination of bits, sixteen block lock-bits and a master lock-bit, to lock and unlock blocks. Block lock-bits gate block erase and byte write operations, while the master lock-bit gates block lock-bit modification. Lock-bit configuration operations (Set Block Lock-Bit, Set Master Lock-Bit, and Clear Block Lock-Bits commands) set and cleared lock-bits. The status register indicates when the WSM's block erase, byte write, or lock-bit configuration operation is finished. The access time is 130 ns ( $t_{\rm AVQV}$ ) over the commercial temperature range (-40°C to +85°C) and $V_{\rm CC}$ supply voltage range of 2.7V-3.6V. The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). When $\overline{\text{CE}}$ and $\overline{\text{RP}}$ pins are at $V_{\text{CC}}$ , the $I_{\text{CC}}$ CMOS standby mode is enabled. When the $\overline{\text{RP}}$ pin is at GND, deep power-down mode is enabled which minimizes power consumption and provides write protection during reset. A reset time $(t_{\text{PHQV}})$ is required from $\overline{\text{RP}}$ switching high until outputs are valid. Likewise, the device has a wake time $(t_{\text{PHEL}})$ from $\overline{\text{RP}}$ -high until writes to the CUI are recognized. With $\overline{\text{RP}}$ at GND, the WSM is reset and the status register is cleared. Figure 1. Block Diagram | Table 2. Pin Descriptions | | | | | | | | |------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Sym | Type | Name and Function | | | | | | | A <sub>0</sub> -A <sub>19</sub> | INPUT | ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses | | | | | | | | | are internally latched during a write cycle. | | | | | | | I/O <sub>0</sub> -I/O <sub>7</sub> | INPUT/<br>OUTPUT | DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs data during memory array, status register, and identifier code read cycles. Data pins float to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. | | | | | | | CE | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders, and sense amplifiers. CE-high deselects the device and reduces power consumption to standby levels. | | | | | | | RP | INPUT | RESET/DEEP POWER-DOWN: Puts the device in deep power-down mode and resets internal automation. $\overline{RP}$ -high enables normal operation. When driven low, $\overline{RP}$ inhibits write operations which provides data protection during power transitions. Exit from deep power-down sets the device to read array mode. $\overline{RP}$ at $V_{HH}$ enables setting of the master lock-bit and enables configuration of block lock-bits when the master lock-bit is set. $\overline{RP}$ = $V_{HH}$ overrides block lock-bits thereby enabling block erase and byte write operations to locked memory blocks. Block erase, byte write, or lock-bit configuration with $V_{IH}$ < $\overline{RP}$ < $V_{HH}$ produce spurious results and should not be attempted. | | | | | | | ŌĒ | INPUT | OUTPUT ENABLE: Gates the device's outputs during a read cycle. | | | | | | | WE | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of the WE pulse. | | | | | | | V <sub>PP</sub> | SUPPLY | BLOCK ERASE, BYTE WRITE, LOCK-BIT CONFIGURATION POWER SUPPLY: For erasing array blocks, writing bytes, or configuring lock-bits. With $V_{PP} \le V_{PPLK}$ , memory contents cannot be altered. Block erase, byte write, and lock-bit configuration with an invalid $V_{PP}$ (see DC Characteristics) produce spurious results and should not be attempted. | | | | | | | V <sub>CC</sub> | SUPPLY | DEVICE POWER SUPPLY: Internal detection configures the device for 2.7V, 3.3V or 5V operation. To switch from one voltage to another, ramp $V_{CC}$ down to GND and then ramp $V_{CC}$ to the new voltage. Do not float any power pins. With $V_{CC} \le V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see DC Characteristics) produce spurious results and should not be attempted. Block erase, byte write and lock-bit configuration operations with $V_{CC} < 3.0V$ are not supported. | | | | | | | GND | SUPPLY | GROUND: Do not float any ground pins. | | | | | | #### 2 PRINCIPLES OF OPERATION The LRS1302 SmartVoltage Flash memory includes an on-chip WSM to manage block erase, byte write, and lock-bit configuration functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erasure, byte write, and lock-bit configuration, and minimal processor overhead with RAM-Like interface timings. After initial device power-up or return from deep power-down mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby, and output disable operations. Status register and identifier codes can be accessed through the CUI independent of the $V_{PP}$ voltage. High voltage on $V_{PP}$ enables successful block erasure, byte writing, and lock-bit configuration. All functions associated with altering memory contents—block erase, byte write, Lock-bit configuration, status, and identifier codes—are accessed via the CUI and verified through the status register. Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase, byte write, and lock-bit configuration. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification, and margining of data. Addresses and data are internally latch during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes, or outputs status register data. Interface software that initiates and polls progress of block erase, byte write, and lock-bit configuration can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read or write data from any other block. Byte write suspend allows system software to suspend a byte write to read data from any other flash memory array location. | F0000 | 64-Kbyte Block | 15 | |----------------|----------------|----| | EFFFF<br>E0000 | 64-Kbyte Block | 14 | | DFFFF | 64-Kbyte Block | 13 | | CFFFF | 64-Kbyte Block | 12 | | C0000<br>BFFFF | 64-Kbyte Block | 11 | | AFFFF | 64-Kbyte Block | 10 | | A0000<br>9FFFF | 64-Kbyte Block | 9 | | 90000<br>8FFFF | 64-Kbyte Block | 8 | | 7FFFF | 64-Kbvte Block | 7 | | 70000<br>6FFFF | 64-Kbyte Block | 6 | | 60000 | 64-Kbyte Block | 5 | | 50000<br>LFFFF | 64-Kbyte Block | 4 | | 40000<br>3FFFF | 64-Kbyte Block | 3 | | 30000<br>2FFFF | 64-Kbyte Block | | | 20000<br>1FFFF | 64-Kbyte Block | 1 | | 10000<br>DFFFF | 64-Kbyte Block | 0 | 12 Figure 2. Memory Map ## 2.1 Data Protection Depending on the application, the system designer may choose to make the $V_{PP}$ power supply switchable (available only when memory block erases, byte writes, or lock-bit configurations are required) or hardwired to $V_{PPH}$ . The device accommodates either design practice and encourages optimization of the processor-memory interface. When $V_{PP} \leq V_{PPLK}$ , memory contents cannot be altered. The CUI, with two-step block erase, byte write, or lock-bit configuration command sequences, provides protection from unwanted operations even when high voltage is applied to $V_{PP}$ . All write functions are disabled when $V_{CC}$ is below the write lockout voltage $V_{LKO}$ or when $\overline{RP}$ is at $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration by gating erase and byte write operations. #### 3 BUS OPERATION The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. #### 3.1 Read Information can be read from any block, identifier codes, or status register independent of the $V_{PP}$ voltage. $\overline{RP}$ can be at either $V_{IH}$ or $V_{HH}$ . The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes, or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep power-down mode, the device automatically resets to read array mode. Four control pins dictate the data flow in and out of the component: $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ , and $\overline{RP}$ . $\overline{CE}$ and $\overline{OE}$ must be driven active to obtain data at the outputs. $\overline{CE}$ is the device selection control, and when active enables the selected memory device. $\overline{OE}$ is the data output (I/O<sub>0</sub>-I/O<sub>7</sub>) control and when active drives the selected memory data onto the I/O bus. $\overline{WE}$ must be at $V_{IH}$ and $\overline{RP}$ must be at $V_{IH}$ or $V_{HH}$ . Figure 18 illustrates a read cycle. #### 3.2 Output Disable With $\overline{\text{OE}}$ at a logic-high level (V<sub>IH</sub>), the device outputs are disabled. Output pins I/O<sub>0</sub>-I/O<sub>7</sub> are placed in a high-impedance state. #### 3.3 Standby CE at a logic-high level (V<sub>IH</sub>) places the device in standby mode which substantially reduces device power consumption. I/O<sub>0</sub>-I/O<sub>7</sub> outputs are placed in a high-impedance state independent of OE. If deselected during block erase, byte write, or lock-bit configuration, the device continues functioning, and consuming active power until the operation completes. #### 3.4 Deep Power-Down $\overline{\text{RP}}$ at $V_{\text{IL}}$ initiates the deep power-down mode. In read modes, $\overline{RP}$ -low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. $\overline{RP}$ must be held low for a minimum of 100 ns. Time $t_{PHQV}$ is required after return from power-down until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI is reset to read array mode and status register is set to 80H. During block erase, byte write, or lock-bit configuration modes, $\overline{RP}$ -low will abort the operation. Memory contents being altered are no longer valid; the data may be partially erased or written. Time $t_{PHWL}$ is required after $\overline{RP}$ goes to logic-high $(V_{IH})$ before another command can be written. As with any automated device, it is important to assert $\overline{RP}$ during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase, byte write, or lock-bit configuration modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP's flash memories allow proper CPU initialization following a system reset through the use of the $\overline{RP}$ input. In this application, $\overline{RP}$ is controlled by the same $\overline{RESET}$ signal that resets the system CPU. ### 3.5 Read Identifier Codes Operation The read identifier codes operation outputs the manufacturer code, device code, block lock configuration codes for each block, and the master lock configuration code (see Figure 3). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. The block lock and master lock configuration codes identify locked and unlocked blocks and master lock-bit setting. Figure 3. Device Identifier Code Memory Map #### 3.6 Write Writing commands to the CUI enable reading of device data and identifier codes. They also control inspection and clearing of the status register. When $V_{CC}=V_{CC2}$ and $V_{PP}=V_{PPH}$ , the CUI additionally controls block erasure, byte write, and lock-bit configuration. The Block Erase command requires appropriate command data and an address within the block to be erased. The Byte Write command requires the command and address of the location to be written. Set Master and Block Lock-Bit commands require the command and address within the device (Master Lock) or block within the device (Block Lock) to be locked. The Clear Block Lock-Bits command requires the command and address within the device. The CUI does not occupy an addressable memory location. It is written when $\overline{WE}$ and $\overline{CE}$ are active. The address and data needed to execute a command are latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ (whichever goes high first). Standard microprocessor write timings are used. Figures 19 and 20 illustrate $\overline{WE}$ and $\overline{CE}$ -controlled write operations. #### 4 COMMAND DEFINITIONS When the $V_{PP}$ voltage $\leq V_{PPLK}$ , Read operations from the status register, identifier codes, or blocks are enabled. Placing $V_{PPH}$ on $V_{PP}$ enables successful block erase, byte write and lock-bit configuration operations. Device operations are selected by writing specific commands into the CUI. Table 4 defines these commands. | | | Table 3. 1 | Bus Oper | ations | | | | | |-----------------------|-------|--------------------------------------|-------------------|-----------------|-------------------|-----------------|-----------------|--------------------| | Mode | Notes | RP | CE | OE | WE | Address | V <sub>PP</sub> | I/O <sub>0-7</sub> | | Read | 1,2,7 | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>II</sub> | V <sub>II</sub> | V <sub>IH</sub> | X | X | DOUT | | Output Disable | | . V <sub>IH</sub> or V <sub>HH</sub> | V <sub>II</sub> . | V <sub>IH</sub> | V <sub>IH</sub> | X | X | High Z | | Standby | | V <sub>IH</sub> or V <sub>HH</sub> | $V_{iH}$ | X | X | X | X | High Z | | Deep Power-Down | 3 | V <sub>II</sub> | X | X | X | X | X | High Z | | Read Identifier Codes | | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Figure 7 | X | Note 4 | | Write | 5,6,7 | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>II</sub> | V <sub>IH</sub> | V <sub>II</sub> . | X | X | D <sub>IN</sub> | NOTES: 1. Refer to DC Characteristics. When V<sub>PP</sub> \( V\_{PPLK} \), memory contents can be read, but not altered. 2. X can be $V_{IL}$ or $V_{IH}$ for control pins and addresses, and $V_{PPLK}$ or $V_{PPH}$ for $V_{PP}$ . See DC Characteristics for $V_{PPLK}$ and V<sub>PPH</sub> voltages. 3. $\overline{RP}$ at $\overrightarrow{GND}\pm0.2\overrightarrow{V}$ ensures the lowest deep power-down current. 4. See Section 4.2 for read identifier code data. 5. Command writes involving block erase, write, or lock-bit configuration are reliably executed when V<sub>PP</sub>=V<sub>PPH</sub> and V<sub>CC</sub>=V<sub>CC2</sub>. Block erase, byte write, or lock-bit configuration with V<sub>CC</sub><3.0V or V<sub>IH</sub><\overline{RP}<V<sub>HH</sub> produce spurious results and should not be attempted. 6. Refer to Table 4 for valid D<sub>IN</sub> during a write operation. 7. Don't use the timing both OE and WE are V<sub>IL</sub>. | Table 4. Comma | and Definitions(3) | |----------------|--------------------| |----------------|--------------------| | | | Tubic 1 | | a Demand | | | | | | | |---------------------------------------|----------------------------|---------|---------------------|----------|------------------|---------------------|---------------------|---------------------|--|--| | | Bus Cycles First Bus Cycle | | | | | | | Second Bus Cycle | | | | Command | Req'd. | Notes | Oper <sup>(1)</sup> | Addr(2) | Data(3) | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | | | | Read Array/Reset | 1 - | | Write | Χ | FFH | | | | | | | Read Identifier Codes | ≥2 | 4 | Write | X | 90H | Read | IA | ID | | | | Read Status Register | 2 | | Write | X | 70H | Read | X | SRD | | | | Clear Status Register | 1 | | Write | X | 50H | | | | | | | Block Erase | 2 | 5 | Write | BA | 20H | Write | BA | D0H | | | | Byte Write | 2 | 5,6 | Write | WA | 40H<br>or<br>10H | Write | WA | WD | | | | Block Erase and Byte Write<br>Suspend | 1 | 5 | Write | х | вон | | | | | | | Block Erase and Byte Write<br>Resume | 1 | 5 | Write | Х | D0H | | | | | | | Set Block Lock-Bit | 2 | 7 | Write | BA | 60H | Write | BA | 01H | | | | Set Master Lock-Bit | 2 | 7 | Write | Х | 60H | Write | X | F1H | | | | Clear Block Lock-Bits | 2 | 8 | Write | Χ | 60H | Write | Χ | D0H | | | #### NOTES: - 1. BUS operations are defined in Table 3. - 2. X=Any valid address within the device. IA=Identifier Code Address: see Figure 3. BA=Address within the block being erased or locked. WA=Address of memory location to be written. - 3. SRD=Data read from status register. See Table 7 for a description of the status register bits. - WD=Data to be written at location WA. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ (whichever goes high first). ID=Data read from identifier codes. - 4. Following the Read Identifier Codes command, read operations access manufacturer, device, block lock, and master lock codes. See Section 4.2 for read identifier code data. - 5. If the block is locked, $\overline{WE}$ must be at $V_{HH}$ to enable block erase or byte write operations. Attempts to issue a block erase or byte write to a locked block while $\overline{WE}$ is $V_{IH}$ . - 6. Either 40H or 10H are recognized by the WSM as the byte write setup. - 7. If the master lock-bit is set, WE must be at V<sub>HH</sub> to set a block lock-bit. WE must be at V<sub>HH</sub> to set the master lock-bit. If the master lock-bit is not set, a block lock-bit can be set while WE is V<sub>IH</sub>. - If the master lock-bit is set, WE must be at V<sub>HH</sub> to clear block lock-bits. The clear block lock-bits operation simultaneously clears all block lock-bits. If the master lock-bit is not set, the Clear Block Lock-Bits command can be done while WE is V<sub>IH</sub>. - 9. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. #### 4.1 Read Array Command Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase, byte write or lock-bit configuration, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Byte Write Suspend command. The Read Array command functions independently of the V<sub>PP</sub> voltage and $\overline{RP}$ can be V<sub>IH</sub> or V<sub>HH</sub>. ## 4.2 Read Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 7 retrieve the manufacturer, device, block lock configuration and master lock configuration codes (see Table 5 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the V<sub>PP</sub> voltage and $\overline{\text{RP}}$ can be V<sub>IH</sub> or V<sub>HH</sub>. Following the Read Identifier Codes command, the following information can be read: Table 5. Identifier Codes | Code | Address | Data | |---------------------------|----------------------|---------------------| | Manufacture Code | 00000 | 89 | | Device Code | 00001 | A6 | | Block Lock Configuration | X0002 <sup>(1)</sup> | | | ·Block is Unlocked | | $I/O_0 = 0$ | | ·Block is Locked | | $I/O_0=1$ | | ·Reserved for Future Use | | I/O <sub>1-7</sub> | | Master Lock Configuration | 00003 | | | Device is Unlocked | | I/O <sub>0</sub> =0 | | ·Device is Locked | | $I/O_0=1$ | | ·Reserved for Future Use | | I/O <sub>1-7</sub> | #### NOTE: X selects the specific block lock configuration code to be read. See Figure 3 for the device identifier code memory map. #### 4.3 Read Status Register Command The status register may be read to determine when a block erase, byte write, or lock-bit configuration is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs. $\overline{\text{OE}}$ or $\overline{\text{CE}}$ must toggle to $V_{\text{IH}}$ before further reads to update the status register latch. The Read Status Register command functions independently of the $V_{\text{PP}}$ voltage. $\overline{\text{RP}}$ can be $V_{\text{IH}}$ or $V_{\text{HH}}$ . #### 4.4 Clear Status Register Command Status register bits SR.5, SR.4, SR.3, and SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 7). By allowing system software to reset these bits, several operations (such as cumulatively erasing or locking multiple blocks or writing several bytes in sequence) may be performed. The status register may be polled to determine if an error occurre during the sequence. To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied $V_{PP}$ Voltage. $\overline{RP}$ can be $V_{IH}$ or $V_{HH}$ . This command is not functional during block erase or byte write suspend modes. #### 4.5 Block Erase Command Erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 4). The CPU can detect block erase completion by analyzing status register bit SR.7. When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable block erasure can only occur when $V_{CC}=V_{CC2}$ and $V_{PP}=V_{PPH}$ . In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while $V_{PP}\leq V_{PPLK}$ , SR.3 and SR.5 will be set to "1". Successful block erase requires that the corresponding block lock-bit be cleared or, if set, that $\overline{RP}=V_{HH}$ . If block erase is attempted when the corresponding block lock-bit is set and $\overline{RP}=V_{IH}$ , SR.1 and SR.5 will be set to "1". Block erase operations with $V_{IH}<\overline{RP}< V_{HH}$ produce spurious results and should not be attempted. #### 4.6 Byte Write Command Byte write is executed by a two-cycle command sequence. Byte write setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of $\overline{WE}$ ). The WSM then takes over, controlling the byte write and write verify algorithms internally. After the byte write sequence is written, the device automatically outputs status register data when read (see Figure 5). The CPU can detect the completion of the byte write event by analyzing status register bit SR.7. When byte write is complete, status register bit SR.4 should be checked. If byte write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command. Reliable byte writes can only occur when $V_{CC}=V_{CC2}$ and $V_{PP}=V_{PPH}$ . In the absence of this high voltage, memory contents are protected against byte writes. If byte write is attempted while $V_{PP}\leq V_{PPLK}$ , status register bits SR.3 and SR.4 will be set to "1". Successful byte write requires that the corresponding block lock-bit be cleared or, if set, that $\overline{RP}=V_{HH}$ . If byte write is attempted when the corresponding block lock-bit is set and $\overline{RP}=V_{IH}$ , SR.1 and SR.4 will be set to "1". Byte write operations with $V_{IH}<\overline{RP}<V_{HH}$ produce spurious results and should not be attempted. #### 4.7 Block Erase Suspend Command The Block Erase Suspend command allows block-erase interruption to read or byte-write data in another block of memory. Once the block-erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1"). Specification $t_{\rm WHRH2}$ defines the block erase suspend latency. At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Byte Write command sequence can also be issued during erase suspend to program data in other blocks. Using the Byte Write Suspend command (see Section 4.8), a byte write operation can also be suspended. During a byte write operation with block erase suspended, status register bit SR.7 will return to "0". However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear . After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 6). $V_{PP}$ must remain at $V_{PPH}$ (the same $V_{PP}$ level used for block erase) while block erase is suspended. $\overline{RP}$ must also remain at $V_{IH}$ or $V_{HH}$ (the same $\overline{RP}$ level used for block erase). Block erase cannot resume until byte write operations initiated during block erase suspend have completed. #### 4.8 Byte Write Suspend Command The Byte Write Suspend command allows byte write interruption to read data in other flash memory locations. Once the byte write process starts, writing the Byte Write Suspend command requests that the WSM suspend the byte write sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the Byte Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the byte write operation has been suspended (both will be set to "1"). Specification t<sub>WHRH1</sub> defines the byte write suspend latency. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while byte write is suspended are Read Status Register and Byte Write Resume. After Byte Write Resume command is written to the flash memory, the WSM will continue the byte write process. Status register bits SR.2 and SR.7 will automatically clear. After the Byte Write Resume command is written, the device automatically outputs status register data when read (see Figure 7). V<sub>PP</sub> must remain at V<sub>PPH</sub> (the same V<sub>PP</sub> level used for byte write) while in byte write suspend mode. RP must also remain at V<sub>IH</sub> or V<sub>HH</sub> (the same RP level used for byte write). #### 4.9 Set Block and Master Lock-Bit Commands A flexible block locking and unlocking scheme is enabled via a combination of block lock-bits and a master lock-bit. The block lock-bits gate program and erase operations while the master lock-bit gates block-lock bit modification. With the master lock-bit not set, individual block lock-bits can be set using the Set Block Lock-Bit command. The Set Master Lock-Bit command, in conjunction with $\overline{RP}=V_{HH}$ , sets the master lock-bit. After the master lock-bit is set, subsequent setting of block lock-bits requires both the Set Block Lock-Bit command and $V_{HH}$ on the $\overline{RP}$ pin. See Table 6 for a summary of hardware and software write protection options. Set block lock-bit and master lock-bit are executed by a two-cycle command sequence. The set block or master lock-bit setup along with appropriate block or device address is written followed by either the set block lock-bit confirm (and an address within the block to be locked) or the set master lock-bit confirm (and any device address). The WSM then controls the set lock-bit algorithm. After the sequence is written, the device automatically outputs status register data when read (see Figure 8). The CPU can detect the completion of the set lock-bit event by analyzing status register bit SR.7. When the set lock-bit operation is complete, status register bit SR.4 should be checked. If an error is detected, the status register should be cleared. The CUI will remain in read status register mode until a new command is issued. This two-step sequence of set-up followed by execution ensures that lock-bits are not accidentally set. An invalid Set Block or Master Lock-Bit command will result in status register bits SR.4 and SR.5 being set to "1". Also, reliable operations occur only when $V_{CC}=V_{CC2}$ and $V_{PP}=V_{PPH}$ . In the absence of this high voltage, lock-bit contents are protected against alteration. A successful set block lock-bit operation requires that the master lock-bit be cleared or, if the master lock-bit is set, that $\overline{RP}=V_{HH}$ . If it is attempted with the master lock-bit set and $\overline{RP}=V_{IH}$ , SR.1 and SR.4 will be set to "1" and the operation will fail. Set block lock-bit operations while $V_{IH}<\overline{RP}< V_{HH}$ produce spurious results and should not be attempted. A successful set master lock-bit operation requires that $\overline{RP}=V_{HH}$ . If it is attempted with $\overline{RP}=V_{IH}$ , SR.1 and SR.4 will be set to "1" and the operation will fail. Set master lock-bit operations with $V_{IH}<\overline{RP}< V_{HH}$ produce spurious results and should not be attempted. #### 4.10 Clear Block Lock-Bits Command All set block lock-bits are cleared in parallel via the Clear Block Lock-Bits command. With the master lock-bit not set, block lock-bits can be cleared using only the Clear Block Lock-Bits command. If the master lock-bit is set, clearing block lock-bits requires both the Clear Block Lock-Bits command and V<sub>HH</sub> on the RP pin. See Table 6 for a summary of hardware and software write protection options. Clear block lock-bits operation is executed by a two-cycle command sequence. A clear block lock-bits setup is first written. After the command is written, the device automatically outputs status register data when read (see Figure 9). The CPU can detect completion of the clear block lock-bits event by analyzing status register bit SR.7. When the operation is complete, status register bit SR.5 should be checked. If a clear block lock-bit error is detected, the status register should be cleared. The CUI will remain in read status register mode until another command is issued. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in status register bits SR.4 and SR.5 being set to "1". Also, a reliable clear block lock-bits operation can only occur when $V_{CC}=V_{CC2}$ and $V_{PP}=V_{PPH}$ . If a clear block lock-bits operation is attempted while VPPSVPPLK, SR.3 and SR.5 will be set to "1". In the absence of this high voltage, the block lock-bits content are protected against alteration. A successful clear block lock-bits operation requires that the master lock-bit is not set or, if the master lock-bit is set, that RP=VHH. If it is attempted with the master lock-bit set and RP=VIH, SR.1 and SR.5 will be set to "1" and the operation will fail. A clear block lock-bits operation with $V_{IH} < \overline{RP}$ <VHH produce spurious results and should not be attempted. If a clear block lock-bits operation is aborted due to $V_{pp}$ or $V_{CC}$ transitioning out of valid range or $\overline{RP}$ active transition, block lock-bit values are left in an undetermined state. A repeat of clear block lock-bits is required to initialize block lock-bit contents to known values. Once the master lock-bit is set, it cannot be cleared. Table 6. Write Protection Alternatives | | | I a | DIE O. VVIILE | Protection Atternatives | |----------------|----------|----------|--------------------|--------------------------------------------------------| | | Master | Block | | | | Operation | Lock-Bit | Lock-Bit | RP | Effect | | Block Erase or | | 0 | V <sub>IH</sub> or | Block Erase and Byte Write Enabled | | | | | V <sub>HH</sub> | | | Byte Write | X | 1 | V <sub>IH</sub> | Block is Locked. Block Erase and Byte Write Disabled | | , | | F | $v_{\rm HH}$ | Block Lock-Bit Override. Block Erase and Byte Write | | | | | | Enabled | | Set Block | 0 | X | V <sub>IH</sub> or | Set Block Lock-Bit Enabled | | | | | $v_{\rm HH}$ | | | Lock-Bit | 1 | X | V <sub>IH</sub> | Master Lock-Bit is Set. Set Block Lock-Bit Disabled | | | | | V <sub>HH</sub> | Master Lock-Bit Override. Set Block Lock-Bit Enabled | | Set Master | X | X | VIH | Set Master Lock-Bit Disabled | | Lock-Bit | | Ī | $V_{HH}$ | Set Master Lock-Bit Enabled | | Clear Block | 0 | X | V <sub>IH</sub> or | Clear Block Lock-Bits Enabled | | | | | $v_{\rm HH}$ | | | Lock-Bits | 1 | X | V <sub>IH</sub> | Master Lock-Bit is Set. Clear Block Lock-Bits Disabled | | - | | [ | $V_{HH}$ | Master Lock-Bit Override. Clear Block Lock-Bits | | | | | *111 | Enabled | | WSMS | ESS | ECLBS | BWSLBS | VPPS | BWSS | DPS | R | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------|-------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | NOTES: | | | | | | SR.7 = WRITI<br>1 = Ready<br>0 = Busy | STATE MAC | HINE STATU: | 5 | lock-bit config | to determine guration comp | | e write, or | | | 1 = Block | E SUSPEND ST<br>Erase Suspend<br>Erase in Progre | ed | I | i | guration attem | s after a block e<br>pt, an improper | | | | 1 = Error i | E AND CLEAR<br>n Block Erasur<br>sful Block Eras | e or Clear Loc | k-Bits | SR.3 does not provide a continuous indication of $V_{PP}$ level. The WSM interrogates and indicates the $V_{PP}$ level only after Block Erase, Byte Write, Set Block/Master Lock-Bit, or Clear Block Lock-Bits command sequences. | | | | | | SR.4 = BYTE WRITE AND SET LOCK-BIT STATUS 1 = Error in Byte Write or Set Master/Block Lock-Bit 0 = Successful Byte Write or Set Master/Block Lock-Bit | | | | SR.3 is not guaranteed to reports accurate feedback onl | | | | | | $SR.3 = V_{PP} ST$<br>$1 = V_{PP} Lc$<br>$0 = V_{PP} OI$ | w Detect, Ope | eration Abort | - | master lock-bit, block lock-bit, and $\overline{RP}$ only after Block Erase, Byte Write, or Lock-Bit configuration command sequences. It informs the system, depending on the attempted operation, if the block lock-bit is set, master lock-bit is set, and/or $\overline{RP}$ is not $V_{HH}$ . Reading the block lock and master lock configuration codes after writing the Read Identifier Codes command indicates master and block lock-bit status. | | | | | | 1 = Byte W | WRITE SUSPE<br>Trite Suspende<br>Trite in Progres | d | | | | | | | | 1 = Master<br>Detec | and block lock-bit status. 1 = DEVICE PROTECT STATUS 1 = Master Lock-Bit, Block Lock-Bit and/or RP Lock Detected, Operation Abort 0 = Unlock And block lock-bit status. SR.0 is reserved for future use and should be rout when polling the status register. | | | | | | | | | SR.0 = RESER | VED FOR FUT | TURE ENHAN | CEMENTS | | | | | | Figure 4. Automated Block Erase Flowchart Figure 5. Automated Byte Write Flowchart Figure 6. Block Erase Suspend/Resume Flowchart 1 Figure 7. Byte Write Suspend/Resume Flowchart Figure 8. Set Block and Master Lock-Bit Flowchart Figure 9. Clear Block Lock-Bits Flowchart #### 5 DESIGN CONSIDERATIONS # 5.1 Three-Line Output Control The device will often be used in large memory arrays. SHARPprovides three control inputs to accommodate multiple memory connections. Three-line control provides for: - a. Lowest possible memory power dissipation. - Complete assurance that data bus contention will not occur. To use these control inputs efficiently, an address decoder should enable $\overline{CE}$ while $\overline{OE}$ should be connected to all memory devices and the system's $\overline{READ}$ control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. $\overline{RP}$ should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset. # 5.2 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues; standby current levels, active current levels and transient peaks produced by falling and rising edges of $\overline{\text{CE}}$ and $\overline{\text{OE}}$ . Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 $\mu F$ ceramic capacitor connected between its $V_{CC}$ and GND and between its $V_{PP}$ and GND. These high-frequency, low inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7 $\mu F$ electrolytic capacitor should be placed at the array's power supply connection between $V_{CC}$ and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance. # 5.3 V<sub>PP</sub> Trace on Printed Circuit Boards Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the $V_{PP}$ Power supply trace. The $V_{PP}$ pin supplies the memory cell current for byte writing and block erasing. Use similar trace widths and layout considerations given to the $V_{CC}$ power bus. Adequate $V_{PP}$ supply traces and decoupling will decrease $V_{PP}$ voltage spikes and overshoots. # 5.4 $V_{CC}$ , $V_{PP}$ , $\overline{RP}$ Transitions Block erase, byte write and lock-bit configuration are not guaranteed if $V_{PP}$ falls outside of a valid $V_{PPH}$ range, $V_{CC}$ falls outside of a valid $V_{CC2}$ range, or $\overline{RP}$ $\pm V_{IH}$ or $V_{HH}$ . If $V_{PP}$ error is detected, status register bit SR.3 is set to "1" along with SR.4 or SR.5, depending on the attempted operation. If $\overline{RP}$ transitions to $V_{IL}$ during block erase, byte write, or lock-bit configuration, the operation will abort and the device will enter deep power-down. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored. Device power-off or $\overline{RP}$ transitions to $V_{IL}$ clear the status register. The CUI latches commands issued by system software and is not altered by $V_{PP}$ or $\overline{CE}$ transitions or WSM actions. Its state is read array mode upon power-up, after exit from deep power-down or after $V_{CC}$ transitions below $V_{LKO}$ . After block erase, byte write, or lock-bit configuration, even after $V_{PP}$ transitions down to $V_{PPLK}$ , the CUI must be placed in read array mode via the Read Array command if subsequent access to the memory array is desired. # 5.5 Power-Up/Down Protection The device is designed to offer protection against accidental block erasure, byte writing, or lock-bit configuration during power transitions. Upon power-up, the device is indifferent as to which power supply ( $V_{pp}$ or $V_{CC}$ ) powers-up first. Internal circuitry resets the CUI to read array mode at power-up. A system designer must guard against spurious writes for $V_{CC}$ voltages above $V_{LKO}$ when $V_{PP}$ is active. Since both $\overline{WE}$ and $\overline{CE}$ must be low for a command write, driving either to $V_{IH}$ will inhibit writes. The CUI's two-step command sequence architecture provides added level of protection against data alteration. In-system block lock and unlock capability prevents inadvertent data alteration. The device is disabled while $\overline{RP}=V_{IL}$ regardless of its control inputs state. #### 5.6 Power Dissipation When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash memory's nonvolatility increases usable battery life because data is retained when system power is removed. In addition, deep power-down mode ensures extremely low power consumption even when system power is applied. For example, portable computing products and other power sensitive applications that use an array of devices for solid-state storage can consume negligible power by lowering $\overline{RP}$ to $V_{1\hat{L}}$ standby or sleep modes. If access is again needed, the devices can be read following the $t_{PHQV}$ and $t_{PHWL}$ wake-up cycles required after $\overline{RP}$ is first raised to $V_{IH}$ . See AC Characteristics— Read Only and Write Operations and Figures 12,13 and 14 for more information. ### 6 ELECTRICAL SPECIFICATIONS ## 6.1 Absolute Maximum Ratings\* Commercial Operating Temperature During Read, Block Erase, Byte Write and Lock-Bit Configuration......40°C to +85°C<sup>(1)</sup> Temperature under Bias .....40°C to +85°C Storage Temperature .....-65°C to +125°C Voltage On Any Pin (except $V_{CC}$ , $V_{PP}$ , and $\overline{RP}$ ).....-2.0V to +7.0V<sup>(2)</sup> $m V_{CC}$ Supply Voltage.....-2.0V to +7.0V<sup>(2)</sup> V<sub>PP</sub> Update Voltage during Block Erase, Byte Write and Lock-Bit Configuration.....-2.0V to +14.0V<sup>(2,3)</sup> RP Voltage with Respect to GND during Lock-Bit Configuration Operations.....-2.0V to +14.0V<sup>(2,3)</sup> Output Short Circuit Current.......100mA<sup>(4)</sup> NOTICE: This datasheet contains information on products in the design phase of development. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local SHARP Sales office that you have the latest datasheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - 1. Operating temperature is for commercial product defined by this specification. - All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on V<sub>CC</sub> and V<sub>PP</sub> pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins and V<sub>CC</sub> is V<sub>CC</sub>+0.5V which, during transitions, may overshoot to V<sub>CC</sub>+2.0V for periods <20ns.</li> - 3. Maximum DC voltage on $V_{PP}$ and $\overline{RP}$ may overshoot to +14.0V for periods <20ns. - 4. Output shorted for no more than one second. No more than one output shorted at a time. #### 6.2 Operating Conditions Temperature and V<sub>CC</sub> Operating Conditions | Symbol | Parameter | Notes | Min | Max | Unit | Test Condition | |------------------|--------------------------------------------|-------|-----|-----|------|---------------------| | $T_{\mathbf{A}}$ | Operating Temperature | | -40 | +85 | °C | Ambient Temperature | | $V_{CC1}$ | V <sub>CC</sub> Supply Voltage (2.7V-3.6V) | 1 | 2.7 | 3.6 | V | | | $V_{CC2}$ | V <sub>CC</sub> Supply Voltage (3.0V-3.6V) | | 3.0 | 3.6 | V | | #### NOTE: 1. Block erase, byte write and lock-bit configuration operations with $V_{CC}$ <3.0V should not be attempted. #### 6.2.1 CAPACITANCE<sup>(1)</sup> $T_A=+25$ °C, f=1MHz | ĺ | | *A | 7 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | · · · · · · · · · · · · · · · · · · · | |-----------------|-----------------------------------------|-------|-----------------------------------------|------|---------------------------------------| | Symbol | Parameter | I Тур | Max | Unit | Condition | | C <sub>IN</sub> | Input Capacitance | 6 | 8 | рF | V <sub>IN</sub> =0.0V | | COUT | Output Capacitance | 8 | 12 | рF | V <sub>OUT</sub> =0.0V | | | 1 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | | · | | | # NOTE: 1. Sampled, not 100% tested. # 6.2.2 AC INPUT/OUTPUT TEST CONDITIONS Figure 10. Transient Input/Output Reference Waveform for $V_{CC}$ =2.7V-3.6V Figure 11. Transient Equivalent Testing Load Circuit | Test Configuration Capaci | itance Loading Va | lue | |----------------------------|-------------------|-----| | Test Configuration | $C_L(pF)$ | Ì | | V <sub>CC</sub> =2.7V-3.6V | 50 | | # 6.2.3 DC CHARACTERISTICS DC Characteristics | | | | | racteristics | | | |---------------------------------------|--------------------------------------|---------------------------------------|-----|--------------|-------|-----------------------------------------------------| | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 7V-3.6V | 77-21 | Conditions | | Sym | Parameter | Notes | Тур | Max | Unit | | | $I_{LI}$ | Input Load Current | 1 | | ±0.5 | μA | V <sub>CC</sub> =V <sub>CC</sub> Max | | | 1 | | | İ | | V <sub>IN</sub> =V <sub>CC</sub> or GND | | I <sub>LO</sub> | Output Leakage Current | 1 | | ±0.5 | μA | V <sub>CC</sub> =V <sub>CC</sub> Max | | 30 | 1 | | | | | V <sub>OLT</sub> =V <sub>CC</sub> or GND | | I <sub>CCS</sub> | V <sub>CC</sub> Standby Current | 1,3,6 | 20 | 100 | μА | CMOS Inputs | | ج | CC =, = | | | | ' | | | | | | | | | $V_{CC} = V_{CC}Max$<br>$CE = RP = V_{CC} \pm 0.2V$ | | | | | 0.2 | 2 | mA | TTL Inputs | | | | 1 | 0.2 | _ | 11111 | V <sub>CC</sub> =V <sub>CC</sub> Max | | | | | | | | CE=RP=V <sub>IH</sub> | | 7 | W D B | + + | | 20 | A | RP=GND±0.2V | | <sub>1</sub> CCD | V <sub>CC</sub> Deep Power-Down | 1 1 | | 20 | μA | | | | Current | | | | | I <sub>OUT</sub> =0mA | | I <sub>CCR</sub> | V <sub>CC</sub> Read Current | 1,5,6 | 7 | 12 | mA | CMOS Inputs | | I <sub>CCR</sub> I <sub>CCR</sub> | | | | | | V <sub>CC</sub> =V <sub>CC</sub> Max, CE=GND | | | | | | | | $f=5MHz(3.3V, 2.7V)I_{OLIT}=0mA$ | | | | | 8 | 18 | mA | TTL Inputs | | | | | | | | V <sub>CC</sub> =V <sub>CC</sub> Max, CE=GND | | | | | | | | $f=5MHz(3.3V, 2.7V)I_{OUT}=0mA$ | | LCW | V <sub>CC</sub> Byte Write orSet | 1,7 | | 17 | mA | V <sub>pp</sub> =V <sub>ppH</sub> | | CCN | Lock-Bit Current | | | | | | | Iccr | V <sub>CC</sub> Block Erase or Clear | 1,7 | - | 17 | mA | V <sub>PP</sub> =V <sub>PPH</sub> | | CCE | Block Lock-Bits Current | -, | | | | | | I <sub>CCWS</sub> | V <sub>CC</sub> Byte Write or Block | 1,2 | 1 | 6 | mA | CE=V <sub>IH</sub> | | | Erase Suspend Current | 1,2 | - | Ü | | · IH | | I <sub>CCES</sub><br>I <sub>PPS</sub> | V <sub>PP</sub> Standby or Read | 1 | ±2 | ±15 | μA | V <sub>PP</sub> ≤V <sub>CC</sub> | | | Current | ^ } | 10 | 200 | μA | $V_{pp}>V_{CC}$ | | I <sub>PPR</sub> | | 1 | 0.1 | 5 | | RP=GND±0.2V | | $I_{PPD}$ | V <sub>PP</sub> Deep Power-Down | 1 | 0.1 | 3 | μA | Id =G11D±0.21 | | <del>-</del> | Current | | | 40 | | 177 77 | | $I_{PPW}$ | V <sub>PP</sub> Byte Write or | 1,7 | | 40 | mA | $V_{PP}=V_{PPH}$ | | | SetLock-Bit Current | | | | | | | IPPE | V <sub>PP</sub> Block Erase orClear | 1,7 | | 20 | mA | $V_{PP}=V_{PPH}$ | | | Lock-Bit Current | | | | | | | I <sub>PPWS</sub> | V <sub>PP</sub> Byte Write or Block | 1 | 10 | 200 | μA | V <sub>PP</sub> =V <sub>PPH</sub> | | I <sub>PPFS</sub> | Erase Suspend Current | | | | | | | | | | $V_{CC}=2$ | V <sub>CC</sub> =2.7-3.6V | | Test | | |-------------------|-----------------------------------------------------------------------------|-------|-------------------------|---------------------------|------|-----------------------------------------------------------------------------------------------------|--| | Sym | Parameter | Notes | Min | Max | Unit | Conditions | | | V <sub>rr</sub> | Input Low Voltage | 7 | -0.5 | 0.8 | V | | | | V <sub>IH</sub> | Input High Voltage | 7 | 2.0 | V <sub>CC</sub><br>+0.5 | V | | | | V <sub>OL</sub> | Output Low Voltage | 3,7 | | 0.4 | V | V <sub>CC</sub> =V <sub>CC</sub> Min, I <sub>OL</sub> =5.8mA(5V),<br>I <sub>OL</sub> =2.0mA(3.3V) | | | V <sub>OH1</sub> | Output High Voltage<br>(TTL) | 3,7 | 2.4 | | V | V <sub>CC</sub> =V <sub>CC</sub> Min, I <sub>OH</sub> =-2.5mA(5V),<br>I <sub>OH</sub> =-2.0mA(3.3V) | | | V <sub>OH2</sub> | Output High Voltage<br>(CMOS) | 3,7 | 0.85<br>V <sub>CC</sub> | , | V | V <sub>CC</sub> =V <sub>CC</sub> Min<br>I <sub>OH</sub> =-2.5μA | | | | | | V <sub>CC</sub><br>-0.4 | | V | V <sub>CC</sub> =V <sub>CC</sub> Min<br>I <sub>OH</sub> =-100μA | | | V <sub>PPLK</sub> | V <sub>PP</sub> Lockout during<br>Normal Operations | 4,7 | - | 1.5 | V | | | | V <sub>PPH1</sub> | | | 3.0 | 3.6 | V | | | | V <sub>PPH2</sub> | V <sub>PP</sub> during Byte Write,<br>Block Erase or Lock-Bit<br>Operations | | 4.5 | 5.5 | V | | | | V <sub>PPH3</sub> | V <sub>PP</sub> during Byte Write,<br>Block Erase or Lock-Bit<br>Operations | | 11.4 | 12.6 | V | | | | $V_{LKO}$ | V <sub>CC</sub> Lockout Voltage | | 2.0 | | V | | | | $V_{HH}$ | RP Unlock Voltage | 8,9 | 11.4 | 12.6 | V | Set master lock-bit Override master and block lock-bi | | ## NOTES: All currents are in RMS unless otherwise noted. These currents are valid for all product versions (packages and speeds). Contact your local sales office for information about typical specifications. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or byte written while in erase suspend mode, the device's current draw is the sum of I<sub>CCWS</sub> or I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>, respectively. 3. Block erases, byte writes, and lock-bit configurations are inhibited when $V_{PPLK}$ , and not guaranteed in the range between $V_{PPLK}$ (max) and $V_{PPH1}$ (min), between $V_{PPH2}$ (min), and above $V_{PPH3}$ (max). 4. Automatic Power Savings (APS) reduces typical $I_{CCR}$ to 1mA at 5V $V_{CC}$ and 3mA at 3.3V $V_{CC}$ in static operation. 5. CMOS inputs are either $V_{CC}\pm0.2V$ or GND $\pm0.2V$ . TTL inputs are either $V_{IL}$ or $V_{IH}$ . 6. Sampled, not 100% tested. 7. Master lock-bit set operations are inhibited when $\overline{RP}=V_{IH}$ . Block lock-bit configuration operations are inhibited when the master lock-bit is set and $\overline{RP}=V_{IH}$ . Block erases and byte writes are inhibited when the corresponding block-lock bit is set and $\overline{RP}=V_{IH}$ . Block erase, byte write, and lock-bit configuration operations are not guaranteed with $V_{CC}<3.0V$ or $V_{IH}<\overline{RP}<V_{HH}$ and should not be attempted. 8. RP connection to a V<sub>HH</sub> supply is allowed for a maximum cumulative period of 80 hours. # 6.2.4 AC CHARACTERISTICS - READ-ONLY OPERATIONS(1) $V_{CC}=2.7V-3.6V$ , $T_{A}=-40^{\circ}C$ to +85°C | Sym | Parameter | Notes | Min | Max | Unit | |-------------------|----------------------------------------------------------------------|-------|-----|-----|------| | t <sub>AVAV</sub> | Read Cycle Time | | 130 | | ns | | tavov | Address to Output Delay | | | 130 | ns | | t <sub>ELOV</sub> | CE to Output Delay | 2 | | 130 | ns | | t <sub>PHOV</sub> | RP High to Output Delay | | | 600 | ns | | <sup>t</sup> GLOV | OE to Output Delay | 2 | | 50 | ns | | ELOX | CE to Output in Low Z | 3 | 0 | | ns | | t <sub>EHOZ</sub> | CE High to Output in High Z | 3 | | 55 | ns | | t <sub>GLOX</sub> | OE to Output in Low Z | 3 | 0 | | ns | | GHOZ | OE High to Output in High Z | 3 | | 20 | ns | | tон | Output Hold from Address, CE or OE Change,<br>Whichever Occurs First | 3 | 0 | | ns | #### NOTES: - 1. See AC Input/Output Reference Waveform for maximum allowable input slew rate. - 2. $\overline{OE}$ may be delayed up to $t_{ELQV}$ - $t_{GLQV}$ after the falling edge of $\overline{CE}$ without impact on $t_{ELQV}$ . - 3. Sampled, not 100% tested. - 4. See Ordering Information for device speeds (valid operational combinations). - 5. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (High Speed Configuration) for testing characteristics. - 6. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (Standard Configuration) for testing characteristics. LRS1302 Figure 12. AC Waveform for Read Operations # 6.2.5 AC CHARACTERISTICS - WRITE OPERATION(1) $V_{CC}=2.7V-3.6V$ , $T_{\Delta}=-40^{\circ}C$ to $+85^{\circ}C$ | Svm | Parameter | Notes | Min | Max | Unit | |--------------------|----------------------------------|-------|-----|-----|------| | tavav | Write Cycle Time | | 150 | | ns | | t <sub>PHWI</sub> | RP High Recovery to WE Going Low | 2 | 1 | | μs | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 10 | | ns | | twi.wh | WE Pulse Width | | 50 | | ns | | t <sub>AVWH</sub> | Address Setup to WE Going High | 3 | 50 | | ns | | HWV0 <sup>‡</sup> | Data Setup to WE Going High | 3 | 50 | | ns | | WHDX | Data Hold from WE High | | 5 | | ns | | WHAX | Address Hold from WE High | | 5 | | ns | | twheh | CE Hold from WE High | | 10 | | ns | | whwi. | WE Pulse Width High | | 30 | | ns | | t <sub>WHGI.</sub> | Write Recovery before Read | | 0 | | ns | $V_{CC}=3.0V-3.6V$ , $T_A=-40^{\circ}C$ to $+85^{\circ}C$ | Sym | Parameter | Notes | Min | Max | Unit | |--------------------|-------------------------------------------|-------|-----|-----|------| | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | t <sub>PHWI</sub> | RP High Recovery to WE Going Low | 2 | 1 | | μs | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 10 | | ns | | twi wh | WE Pulse Width | | 50 | | ns | | t <sub>PHHWH</sub> | RP V <sub>HH</sub> Setup to WE Going High | 2 | 100 | | ns | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to WE Going High | 2 | 100 | | ns | | t <sub>avwh</sub> | Address Setup to WE Going High | 3 | 50 | | ns | | t <sub>DVWH</sub> | Data Setup to WE Going High | 3 | 50 | | ns | | t <sub>WHDX</sub> | Data Hold from WE High | | 5 | | ns | | t <sub>WHAX</sub> | Address Hold from WE High | | 5 | | ns | | twheh | CE Hold from WE High | | 10 | | ns | | twiwi. | WE Pulse Width High | | 30 | | ns | | twhGL | Write Recovery before Read | | 0 | | ns | | tovvi. | V <sub>PP</sub> Hold from Valid SRD | 2,4 | 0 | | ns | | <sup>t</sup> OVPH | RP V <sub>HH</sub> Hold from Valid SRD | 2,4 | 0 | | ns | #### NOTES: - 1. Read timing characteristics during block erase, byte write and lock-bit configuration operations are the same as during read-onry operations. Refer to AC Characteristics for read-only operations. - 2. Sampled, not 100% tested. - 3. Refer to Table 4 for valid $A_{IN}$ and $D_{IN}$ for block erase, byte write, or lock-bit configuration. 4. $V_{PP}$ should be held at $V_{PPH}$ (and if necessary $\overline{RP}$ should be held at $V_{HH}$ ) until determination of block erase, byte write, or lock-bit configuration success (SR.1/3/4/5=0). Figure 13. AC Waveform for WE-Controlled Write Operations # 6.2.6 ALTERNATIVE CE-CONTROLLED WRITES(1) $V_{CC}=2.7V-3.6V$ , $T_A=-40$ °C to +85°C | Sym | Parameter | Notes | Min | Max | Unit | | |---------------------|----------------------------------|-------|-----|-----|------|--| | t <sub>AVAV</sub> | Write Cycle Time | | 150 | | ns | | | t <sub>PHEL</sub> | RP High Recovery to CE Going Low | 2 | 1 | | μs | | | t <sub>WI.FI.</sub> | WE Setup to CE Going Low | | 0 | | ns | | | ELEH | CE Pulse Width | | 70 | | ns | | | taveh | Address Setup to CE Going High | 3 | 50 | | ns | | | DVEH | Data Setup to CE Going High | 3 | 50 | | ns | | | EHDX | Data Hold from CE High | | 5 | | ns | | | EHAX. | Address Hold from CE High | | 5 | | ns | | | EHWH | WE Hold from CE High | | 0 | | ns | | | EHEL. | CE Pulse Width High | | 25 | | ns | | | EHGI. | Write Recovery before Read | | 0 | | ns | | $V_{CC}=3.0V-3.6V$ , $T_{\Delta}=-40^{\circ}C$ to $+85^{\circ}C$ | Sym | Parameter | Notes | Min | Max | Unit | | |-------------------|-------------------------------------------|-------|------------|-----|------|--| | t <sub>AVAV</sub> | Write Cycle Time | | .120 | | ns | | | t <sub>PHFI</sub> | RP High Recovery to CE Going Low | 2 | 1 | | μs | | | twlfi | WE Setup to CE Going Low | | 0 | | ns | | | ELEH. | CE Pulse Width | | <i>7</i> 0 | | ns | | | РННЕН | RP V <sub>HH</sub> Setup to CE Going High | 2 | 100 | | ns | | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to CE Going High | 2 | 100 | | ns | | | AVEH | Address Setup to CE Going High | 3 | 50 | | ns | | | DVFH | Data Setup to CE Going High | 3 | 50 | | ns | | | EHDX | Data Hold from CE High | | 5 | | ns | | | EHAX | Address Hold from CE High | | 5 | | ns | | | EHWH | WE Hold from CE High | | 0 | | ns | | | EHEL | CE Pulse Width High | | 25 | | ns | | | EHGL | Write Recovery before Read | | 0 | | ns | | | OVVI | V <sub>PP</sub> Hold from Valid SRD | 2,4 | 0 | | ns | | | toveh | RP V <sub>HH</sub> Hold from Valid SRD | 2,4 | 0 | | ns | | #### NOTES: - 1. In systems where CE defines the write pulse width (within a longer WE timing waveform), all setup, hold, and inactive WE times should be measured relative to the CE waveform. - 2. Sampled, not 100% tested. - Refer to Table 4 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, byte write, or lock-bit configuration. V<sub>PP</sub> should be held at V<sub>PPH</sub> (and if necessary RP should be held at V<sub>HH</sub>) until determination of block erase, byte write, or lock-bit configuration success (SR.1/3/4/5=0). Figure 14. Alternate AC Waveform for $\overline{\text{CE}}\text{-Controlled}$ Write Operations # 6.2.7 RESET OPERATIONS Figure 15. AC Waveform for Reset Operation Reset AC Specifications | | | | V <sub>CC</sub> =3 | | | |-------------------|---------------------------------------------------------------------------------------------|-------|--------------------|-----|------| | Sym | Parameter | Notes | Min | Max | Unit | | t <sub>PLPH</sub> | RP Pulse Low Time (If RP is tied to V <sub>CC</sub> , this specification is not applicable) | | 100 | | ns | | t <sub>VPH</sub> | V <sub>CC</sub> 2.7V to RP High | 1 | 100 | | ns | # NOTES: 1. When the device power-up, holding $\overline{RP}$ low minimum 100ns is required after $V_{CC}$ has been in predefined range and also has been in stable there. # 6.2.8 BLOCK ERASE, BYTE WRITE AND LOCK-BIT CONFIGURATION PERFORMANCE<sup>(3)</sup> $V_{CC}$ =3.0V-3.6V, $T_A$ =-40°C to +85°C | | • | | | | | | |------------------------------------------|-----------------------------------------|-------|-----|--------------------|------|-----| | Sym | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Min | | <sup>t</sup> WHQV1<br><sup>t</sup> EHOV1 | Byte Write Time | 2 | 15 | 17 | TBD | μs | | | Block Write Time | 2 | 1 | 1.1 | TBD | sec | | <sup>t</sup> whqv2<br><sup>t</sup> ehov2 | Block Erase Time | 2 | 1.5 | 1.8 | TBD | sec | | twhqv3<br>t <sub>EHOV3</sub> | Set Lock-Bit Time | 2 | 18 | 21 | TBD | μs | | t <sub>WHQV4</sub> | Clear Block Lock-Bits Time | 2 | 1.5 | 1.8 | TBD | sec | | twhrhi<br>tehrhi | Byte Write Suspend Latency Time to Read | | | 7.1 | 10 | μs | | t <sub>WHRH2</sub> | Erase Suspend Latency Time to Read | | | 15.2 | 21.1 | μs | # NOTES: - 1. Typical values measured at $T_A$ =+25°C and nominal voltages. Assumes corresponding lock-bits are not set. Subject to change based on device characterization. - 2. Excludes system-level overhead. - 3. Sampled but not 100% tested. # Part 3 SRAM CONTENTS | 1. Description | 43 | |----------------------------------------|----| | 2. Truth Table | 44 | | 3. Block Diagram | 44 | | 4. Absolute Maximum Ratings | 45 | | 5. Recommended DC Operating Conditions | 45 | | 6. DC Electrical Characteristics | 45 | | 7. AC Electrical Characteristics | 46 | | 8. Data Retention Characteristics | 47 | | 9 Timing Chart | 48 | #### 1.Description The LRS1302 is a static RAM organized as $131,072\times8$ bit which provides low-power standby mode. It is fabricated using silicon-gate CMOS process technology. #### Features 70 ns(Max.) 25 mA(Max. t<sub>CYCLE</sub>=200ns) 50 μA(Max.) 0.7 $\mu A(Typ. V_{CCDR}=3V, T_a=25^{\circ}C)$ 2.7V to 3.6V -40°C to +85°C 2.Truth Table ( $\overline{CE}$ , $\overline{OE}$ and $\overline{WE}$ mean S- $\overline{CE}$ , S- $\overline{OE}$ and S- $\overline{WE}$ respectively.) | CE | WE | ŌE | Mode | I/O <sub>0</sub> to I/O <sub>7</sub> | Supply current | |----|----|----|----------------|--------------------------------------|---------------------------| | Н | х | X | Standby | High impedance | Standby(I <sub>SB</sub> ) | | L | L | Х | Write | Data input | Active(I <sub>CC</sub> ) | | L | Н | L | Read | Data output | Active(I <sub>CC</sub> ) | | L | Н | H | Output disable | High impedance | Active(I <sub>cc</sub> ) | (X-Don't Care, L-Low, H-High) # 3.Block Diagram ( $V_{CC}$ means $S-V_{CC}$ ) # 4. Absolute Maximum Ratings | Parameter | Symbol | Ratings | Unit | |-----------------------|-----------------|-----------------------------------|------| | Supply voltage(*1) | V <sub>cc</sub> | -0.2 to +4.6 | V | | Input voltage(*1) | Viv | -0.3 (*2) to V <sub>cc</sub> +0.3 | v | | Operating temperature | Topr | -40 to +85 | T | | Storage temperature | Tug | -65 to +125 | ೮ | #### Notes - \* 1. The maximum applicable voltage on any pin with respect to GND. - \*2. -2.0V undershoot is allowed to the pulse width less than 50ns. # 5.Recommended DC Operating Conditions $(T_3 = -40^{\circ}C \text{ to } +85^{\circ}C)$ | Parameter | Symbol | Min. | Typ. | Max. | Unit | |----------------|-----------------|-----------|------|----------------------|------| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 3.6 | V | | Input voltage | V <sub>tH</sub> | 2.2 | | V <sub>cc</sub> +0.3 | V | | | V <sub>IL</sub> | -0.3 (*3) | | 0.8 | V | #### Note #### 6.DC Electrical Characteristics $(T_a = -40 \, \text{°C} \text{ to } +85 \, \text{°C} \text{ , } V_{CC} = 2.7 \text{V to } 3.6 \text{V} \text{ )}$ | Parameter | Symbol | Conditions | | Min. | Typ. (*4) | Max. | Unit | |------------------------------|------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----------|------|------| | Input leakage<br>current | Iu | V <sub>IN</sub> =0V to V <sub>CC</sub> | | -1.0 | | 1.0 | μА | | Output<br>leakage<br>current | I <sub>to</sub> | CE=V <sub>IH</sub> or<br>OE=V <sub>IH</sub> or WE=V <sub>IL</sub><br>V <sub>IO</sub> =0V to V <sub>CC</sub> | | -1.0 | | 1.0 | μА | | Operating supply | I <sub>cc1</sub> | CE=V <sub>L</sub> ,V <sub>IN</sub> =V <sub>L</sub> or V <sub>IH</sub> | t <sub>CYCLE</sub> =Min<br>I <sub>10</sub> =0mA | | | 40 | mA | | current | I <sub>CC2</sub> | $\overline{CE} \le 0.2V$ $V_{IN} = 0.2V$ or $V_{CC} = 0.2V$ | t <sub>CYCLE</sub> =200ns<br>I <sub>VO</sub> =0mA | | | 25 | mA | | Standby current | I <sub>SB</sub> | Œ≧V <sub>cc</sub> -0.2V | | | 0.7 | 50 | μА | | | I <sub>sat</sub> | CE=V <sub>H</sub> | | | | 3.0 | mA | | Output | V <sub>CL</sub> | I <sub>a.</sub> =2.0mA | | | | 0.4 | V | | voltage | V <sub>OH</sub> | I <sub>CH</sub> =-2.0mA | - | 2.4 | | | V | #### Note \* 4. $T_a=25^{\circ}C$ , $V_{CC}=3.0V$ <sup>\*3. -2.0</sup>V undershoot is allowed to the pulse width less than 50ns. # 7. AC Electrical Characteristics # AC Test Conditions | Input pulse level - | 0.6V to 2.2V | |------------------------------------|---------------------------------| | Input rise and fall time | 5ns | | Input and Output timing Ref. level | 1.5V | | Output load | 1TTL+C <sub>L</sub> (30pF) (*5) | #### Note \*5. Including scope and jig capacitance. | Read cycle (T <sub>a</sub> = | = -40℃ to +85℃ | $v_{cc} =$ | 2.7V to 3 | .6V ) | | |-------------------------------------|------------------|------------|-----------|-------|----| | Parameter | Symbol | Min. | Max. | Unit | | | Read cycle time | t <sub>RC</sub> | 70 | | ns | | | Address access time | t <sub>AA</sub> | | 70 | ns | 7 | | CE access time | t <sub>ACE</sub> | | 70 | пѕ | | | Output enable to output valid | t <sub>OE</sub> | , | 35 | ns | | | Output hold from address change | t <sub>OH</sub> | 10 | | ns | | | CE Low to output active | t <sub>LZ</sub> | 10 | | ns | *6 | | OE Low to output active | t <sub>OLZ</sub> | 5 | | ns | *6 | | CE High to output in High impedance | t <sub>HZ</sub> | 0 | 30 | ns | *6 | | OE High to output in High impedance | t <sub>OHZ</sub> | 0 | 30 | ns | *6 | | Write cycle | | | | | , | |-------------|------------------|--------------|------------|--------------|---| | | $(T_{\bullet} =$ | -40℃ to +85℃ | $V_{cc} =$ | 2.7V to 3.6V | ) | | Parameter | Symbol | Min. | Max. | Unit | |-------------------------------------|-------------------|------|------|------| | Write cycle time | t <sub>wc</sub> | 70 | | ns | | Chip enable to end of write | t <sub>CW</sub> | 60 | | ns | | Address valid to end of write | t <sub>AW</sub> | 60 | | ns | | Address setup time | t <sub>AS</sub> | 0 | | ns | | Write pulse width | t <sub>wp</sub> | 50 | | ns | | Write recovery time | t <sub>wR</sub> | 0 | | ns | | Input data setup time | t <sub>DW</sub> | 30 | | ns | | Input data hold time | t <sub>DH</sub> | 0 | | ns | | WE High to output active | t <sub>ow</sub> | 5 | | ns | | WE Low to output in High impedance | twz | 0 | 30 | ns | | OE High to output in High impedance | t <sub>oriz</sub> | 0 | 30 | ns | #### Note <sup>\*6.</sup> Active output to High impedance and High impedance to output active tests specified for a ±200mV transition from steady state levels into the test load. # 8.Data Retention Characteristics $(T_3 = -40^{\circ}C \text{ to } +85^{\circ}C)$ | | | • | | /-1 | | | , | |-------------------------------|-------------------|--------------------------------------------|--------|------|------|------|------| | Parameter | Symbol | Conditions | | Min. | Тур. | Max. | Unit | | Data Retention supply voltage | V <sub>CCDR</sub> | CE≥V <sub>CCDR</sub> -0.2V | | 2.0 | | 3.6 | v | | Data Retention | I <sub>COOR</sub> | $\frac{V_{CCDR}=3V}{CE} \ge V_{CCDR}=0.2V$ | T₃=25℃ | | 0.7 | 1.0 | μА | | supply current | | | | | | 50 | μА | | Chip enable setup time | t <sub>CDR</sub> | | | 0 | | | ms | | Chip enable | t <sub>R</sub> | | | | | | | | hold time | | | | 5 | | | ms | # 48 9.Timing Chart Read cycle timing chart (\*7) Address CE <u>OE</u> toz Data Valid Dour Note \*7. WE is high for Read cycle. Write cycle timing chart (OE Controlled) Address ŌĒ $\overline{\text{CE}}$ $t_{wp}(*8)$ $\overline{\text{WE}}$ (\*12) Dout (\*11) $D \hspace{-.1em} \mathbb{N}$ Data Valid #### Notes - \*8. A write occurs during the overlap of a low $\overline{\text{CE}}$ and low $\overline{\text{WE}}$ . - A write begins at the latest transition among CE going low and WE going low. - A write ends at the earliest transition among $\overline{CE}$ going high and $\overline{WE}$ going high. $t_{WP}$ is measured from the beginning of write to the end of write. - \*9. $t_{AS}$ is measured from the address valid to the beginning of write. - \* 10. $t_{wR}$ is measured from the end of write to the address change. $t_{wR}$ applies in case a write ends at $\overline{CE}$ or $\overline{WE}$ going high. - \*11. During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied. - \*12. If CE goes low simultaneously with WE going low or after WE going low, the outputs remain in high impedance state. - \*13. If CE goes high simultaneously with WE going high or before WE going high, the outputs remain in high impedance state. LRS1302, Flash Memory Flash Non-Volatile Memory Flash E2ROM Flash ROM Read Only Memory ETOX Static, SRAM, RAM, Random Access Memory Stacked Chip Combo Chips Combination Chip Stack Chip