### LIS2L02AQ # INERTIAL SENSOR: 2Axis - 2g/6g LINEAR ACCELEROMETER **PRODUCT PREVIEW** - 3V TO 5.25V SINGLE SUPPLY OPERATION - THE SENSITIVITY IS ADJUSTED WITH A TOTAL ACCURACY OF ±10% - THE OUTPUT VOLTAGE, OFFSET, SENSITIVITY AND TEST VOLTAGE ARE RATIOMETRIC TO THE SUPPLY VOLTAGE - DEVICE SENSITIVITY IS ON-CHIP FACTORY TRIMMED - EMBEDDED SELF TEST - HIGH SHOCK SURVIVABILITY #### **DESCRIPTION** The LIS2L02AQ is a dual-axis linear accelerometer that includes a sensing element and an IC interface able to take the information from the sensing element and to provide an analog signal to the external world. The sensing element, capable to detect the acceleration, is manufactured using a dedicated process called THELMA (Thick Epi-Poly Layer for Microactuators and Accelerometers) developed by ST to produce inertial sensors and actuators in silicon. The IC interface instead is manufactured using a CMOS process that allows high level of integration to design a dedicated circuit which is trimmed to better match the sensing element characteristics. The LIS2L02AQ has a user selectable full scale of 2g, 6g and it is capable of measuring accelerations over a maximum bandwidth of 4.0 KHz for both the X and Y axis. The device bandwidth may be reduced by using external capacitances. A self-test capability allows the user to check the functioning of the system. The LIS2L02AQ is available in plastic SMD package and it is specified over a temperature range extending from -40°C to +85°C. The LIS2L02AQ belongs to a family of products suitable for a variety of applications: - Antitheft systems - Inertial navigation - Virtual reality input devices - Vibration Monitoring, recording and compensation - Appliance control - Robotics #### **BLOCK DIAGRAM** December 2002 1/6 #### PIN DESCRIPTION | N° | Pin | Function | |--------|----------|-----------------------------------------------------------------------| | 1 to 3 | NC | Internally not connected | | 4 | GND | 0V supply | | 5 | Vdd | Power supply | | 6 | Vouty | Output Voltage | | 7 | ST | Self Test (Logic 0: normal mode; Logic 1: Self-test) | | 8 | Voutx | Output Voltage | | 9-13 | NC | Internally not connected | | 14 | PD | Power Down (Logic 0: normal mode; Logic 1: Power-Down mode) | | 15 | NC | Internally not connected | | 16 | FS | Full Scale selection (Logic 0: 2g Full-scale; Logic 1: 6g Full-scale) | | 17-18 | Reserved | Leave unconnected | | 19 | NC | Internally not connected | | 20 | Reserved | Leave unconnected | | 21 | NC | Internally not connected | | 22-23 | Reserved | Leave unconnected | | 24-25 | NC | Internally not connected | | 26 | Reserved | Connect to Vdd or GND | | 27 | Reserved | Leave unconnected or connect to Vdd | | 28 | Reserved | Leave unconnected or connect to GND | | 29-44 | NC | Internally not connected | #### PIN CONNECTION (Top view) 47/ 2/6 #### **ELECTRICAL CHARACTERISTCS** (Temperature range -40°C to +85°C) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------|--------------------------------------------------------|-------------------------|---------------------|-------------------------|--------| | V <sub>dd</sub> | Supply voltage | | 3 | | 5.25 | V | | I <sub>dd</sub> | Supply current | | | 1.0 | | mA | | V <sub>off</sub> | Zero-g level | T <sub>amb</sub> = 25°C<br>ratiometric to Vdd | V <sub>dd</sub> /2-10% | V <sub>dd</sub> /2 | V <sub>dd</sub> /2+10% | V | | Ar | Acceleration range | 0V on FS pin | ±1.8 | ±2.0 | ±2.2 | g | | | | V <sub>dd</sub> on FS pin | | ±6.0 | | g | | So | Sensitivity ratiometric to V <sub>dd</sub> | T <sub>amb</sub> = 25°C<br>Full-scale = 2g | V <sub>dd</sub> /5–10% | V <sub>dd</sub> /5 | V <sub>dd</sub> /5+10% | V/g | | | | T <sub>amb</sub> = 25°C<br>Full-scale = 6g | V <sub>dd</sub> /15–10% | V <sub>dd</sub> /15 | V <sub>dd</sub> /15+10% | V/g | | N <sub>L</sub> | Non Linearity | Best fit straight line<br>X, Y axis<br>Full-scale = 2g | | ±0.3 | | % | | f <sub>uc</sub> | Sensing Element<br>Resonant Frequency | X, Y axis | | 4.0 | | KHz | | a <sub>n</sub> | Acceleration noise density | V <sub>dd</sub> = 5V<br>Full-scale = 2g | | 50 | | μg/√Hz | | V <sub>t</sub> | Self test output voltage<br>Ratiometric to Vdd | T <sub>amb</sub> = 25°C<br>@ 5V | 100 | | | mV | | V <sub>st</sub> | Self test input | Logic 0 level | 0 | | 0.8 | V | | | | Logic 1 level | 2.8 | | V <sub>dd</sub> | V | | R <sub>out</sub> | Output impedance | | | 100 | | kΩ | | C <sub>load</sub> | Capacitive load drive | | 320 | | | pF | #### 1 FUNCTIONALITY #### 1.1 Sensing element The THELMA process is utilized to create a surface micro-machined accelerometer. The technology allows to carry out suspended silicon structures which are attached to the substrate in a few points called anchors and free to move on a plane parallel to the substrate itself. To be compatible with the traditional packaging techniques a cap is placed on top of the sensing element to avoid blocking the moving parts during the molding phase. The equivalent circuit for the sensing element is shown in the below figure; when a linear acceleration is applied, the proof mass displaces from its nominal position, causing an imbalance in the capacitive half-bridge. This imbalance is measured using charge integration in response to a voltage pulse applied to the sense capacitor. The nominal value of the capacitors, at steady state, is few pF and when an acceleration is applied the maximum variation of the capacitive load is few tenth of pF. 477 C<sub>pr</sub> C<sub>s1x</sub> R<sub>r</sub> C<sub>pr</sub> C<sub>s2x</sub> C<sub>ps2</sub> R<sub>s2</sub> C<sub>ps1</sub> R<sub>s1</sub> C<sub>s2x</sub> Tot C<sub>s2y</sub> C<sub>ps2</sub> R<sub>s2</sub> C<sub>ps2</sub> R<sub>s2</sub> C<sub>ps3</sub> R<sub>s4</sub> C<sub>s2y</sub> S2y C<sub>ps2</sub> R<sub>s2</sub> S2y C<sub>ps2</sub> R<sub>s2</sub> S2y Figure 1. Equivalent electrical circuit #### 1.2 IC Interface The complete signal processing uses a fully differential structure, while the final stage converts the differential signal into a single-ended one to be compatible with the external world. The first stage is a low-noise capacitive amplifier that implements a Correlated Double Sampling (CDS) at its output to cancel the offset and the 1/f noise. The produced signal is then sent to two different S&Hs, one for each channel, and made available to the outside. The low noise input amplifier operates at 200 kHz while the two S&Hs operate at a sampling frequency of 66 kHz. This allows a large oversampling ratio, which leads to in-band noise reduction and to an accurate output waveform. All the analog parameters (output offset voltage and sensitivity) are ratiometric to the voltage supply. Increasing or decreasing the voltage supply, the sensitivity and the offset will increase or decrease linearly. The feature provides the cancellation of the error related to the voltage supply along an analog to digital conversion chain. #### 1.3 Factory calibration The IC interface is factory calibrated to provide to the final user a device ready to operate. The parameters which are trimmed are: gain, offset, common mode and internal clock frequency. The trimming values are stored inside the device by a poly-fuse structure. Any time the device is turned on, the memorized bits are downloaded into the registers to be employed during the normal operation. The poly-fuse approach allows the final user to utilize the device without any need for further calibration 4/6 | DIM. | | mm | | inch | | | | |--------|------|--------|------|-------|--------|-------|--| | Dilvi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | Α | 1.70 | 1.80 | 1.90 | 0.067 | 0.071 | 0.075 | | | A1 | 0.19 | | 0.21 | 0.007 | | 0.008 | | | b | 0.20 | 0.25 | 0.30 | 0.008 | 0.01 | 0.012 | | | D | | 7.0 | | | 0.276 | | | | Е | | 7.0 | | | 0.276 | | | | е | | 0.50 | | | 0.020 | | | | J | 5.04 | | 5.24 | 0.198 | | 0.206 | | | К | 5.04 | | 5.24 | 0.198 | | 0.206 | | | L | 0.38 | 0.48 | 0.58 | 0.015 | 0.019 | 0.023 | | | Р | | 45 REF | | | 45 REF | | | ## OUTLINE AND MECHANICAL DATA 47/ Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics ® 2002 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com 47/