# 5 BIT PROGRAMMABLE STEP DOWN CONTROLLER WITH SYNCHRONOUS RECTIFICATION - OPERATING SUPPLY IC VOLTAGE FROM 5V TO 12V BUSES - UP TO 1.3A GATE CURRENT CAPABILITY - TTL-COMPATIBLE 5 BIT PROGRAMMABLE OUTPUT COMPLIANT WITH VRM 8.5 : 1.050V TO 1.825V WITH 0.025V BINARY STEPS - VOLTAGE MODE PWM CONTROL - EXCELLENT OUTPUT ACCURACY: ±1% OVER LINE AND TEMPERATURE VARIATIONS - VERY FAST LOAD TRANSIENT RESPONSE: FROM 0% TO 100% DUTY CYCLE - POWER GOOD OUTPUT VOLTAGE - OVERVOLTAGE PROTECTION AND MONITOR - OVERCURRENT PROTECTION REALIZED USING THE UPPER MOSFET'S RdsON - 200KHz INTERNAL OSCILLATOR - OSCILLATOR EXTERNALLY ADJUSTABLE FROM 50KHz TO 1MHz - SOFT START AND INHIBIT FUNCTIONS #### **APPLICATIONS** - POWER SUPPLY FOR ADVANCED MICROPROCESSOR CORE - DISTRIBUTED POWER SUPPLY #### **DESCRIPTION** The device is a power supply controller specifically designed to provide a high performance DC/DC conversion for high current microprocessors. A precise 5 bit digital to analog converter (DAC) allows to adjust the output voltage from 1.050 to 1.825 with 25mV binary steps. The high precision internal reference assures the selected output voltage to be within ±1%. The high peak current gate drive affords to have fast switching to the external power mos providing low switching losses. The device assures a fast protection against load overcurrent and load over-voltage. An external SCR is triggered to crowbar the input supply in case of hard overvoltage. An internal crowbar is also provided turning on the low side mosfet as long as the over-voltage is detected. In case of over-current detection, the soft start capacitor is discharged an the system works in HICCUP mode. #### **BLOCK DIAGRAM** November 2001 1/20 ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------------------------|---------------------------|-----------------|------| | Vcc | Vcc to GND, PGND | 15 | V | | V <sub>BOOT</sub> -V <sub>PHASE</sub> | Boot Voltage | 15 | V | | V <sub>HGATE</sub> -V <sub>PHASE</sub> | | 15 | V | | | OCSET, PHASE, LGATE | -0.3 to Vcc+0.3 | V | | | ROSC, SS, FB, PGOOD, VSEN | 7 | V | | | COMP, OVP | 6.5 | V | # **PIN CONNECTION** # THERMAL DATA | Symbol | Parameter | Value | Unit | |-----------|----------------------------------------|------------|------| | Rth j-amb | Thermal Resistance Junction to Ambient | 110 | °C/W | | Tmax | Maximum junction temperature | 150 | °C | | Tstorage | Storage temperature range | -40 to 150 | °C | | TJ | Junction temperature range | 0 to 125 | °C | # **PIN FUNCTION** | N | Name | Description | | | | | | |-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | VSEN | Connected to the output voltage is able to manage over-voltage conditions and the PGOOD signal. | | | | | | | 2 | OCSET | A resistor connected from this pin and the upper Mos Drain sets the current limit protection. The internal 200µA current generator sinks a current from the drain through the external resistor. The Over-Current threshold is due to the following equation: | | | | | | | | | $I_{P} = \frac{I_{OCSET} P R_{OCSET}}{R_{DSon}}$ | | | | | | | 3 | SS/INH | The soft start time is programmed connecting an external capacitor from this pin and GND. The internal current generator forces through the capacitor 10µA. This pin can be used to disable the device forcing a voltage lower than 0.4V | | | | | | | 4 - 8 | VID0 - 4 | Voltage Identification Code pins. These input are internally pulled-up and TTL compatible. They are used to program the output voltage as specified in Table 1 and to set the overvoltage and power good thresholds. Connect to GND to program a '0' while leave floating to program a '1'. | | | | | | | 9 | COMP | This pin is connected to the error amplifier output and is used to compensate the voltage control feedback loop. | | | | | | | 10 | FB | This pin is connected to the error amplifier inverting input and is used to compensate the voltage control feedback loop. | | | | | | | 11 | GND | All the internal references are referred to this pin. Connect it to the PCB signal ground. | | | | | | | 12 | PGOOD | This pin is an open collector output and is pulled low if the output voltage is not within the above specified threshlds. If not used may be left floating. | | | | | | | 13 | PHASE | This pin is connected to the source of the upper mosfet and provides the return path for the high side driver. This pin monitors the drop across the upper mosfet for the current limit. | | | | | | | 14 | UGATE | High side gate driver output. | | | | | | | 15 | BOOT | Bootstrap capacitor pin. Through this pin is supplied the high side driver and the upper mosfet. Connect through a capacitor to the PHASE pin and through a diode to Vcc (catode vs boot). | | | | | | | 16 | PGND | Power ground pin. This pin has to be connected closely to the low side mosfet source in order to reduce the noise injection into the device | | | | | | | 17 | LGATE | This pin is the lower mosfet gate driver output | | | | | | | 18 | VCC | Device supply voltage. The operative supply voltage range is from 4.5 to 12V. DO NOT CONNECT $V_{\rm IN}$ TO 12V IF $V_{\rm CC}$ IS 5V. | | | | | | | 19 | OVP | Over voltage protection. If the output voltage reach the 15% above the programmed voltage this pin is driven high and can be used to drive an external SCR that crowbar the supply voltage. If not used, it may be left floating. | | | | | | | 20 | RT | Oscillator switching frequency pin. Connecting an external resistor from this pin to GND, the external frequency is increased according to the equation: | | | | | | | | | $f_S = 200kHz + \frac{5 \cdot 10^6}{R_T(k\Omega)}$ | | | | | | | | | Connecting a resistor from this pin to Vcc (12V), the switching frequency is reduced according to the equation: | | | | | | | | | $f_{S} = 200 \text{kHz} - \frac{4 \cdot 10^{7}}{R_{T}(\text{k}\Omega)}$ | | | | | | | | | If the pin is not connected, the switching frequency is 200KHz. The voltage at this pin is fixed at 1.23V. Forcing a 50μA current into this pin, the built in oscillator stops to switch. | | | | | | # **ELECTRICAL CHARACTERISTIC** (Vcc=12V; T=25°C unless otherwise specified) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |--------------------|--------------------------------------------------|---------------------------------------------------------------------------|-----|------|-----|------| | Vcc SUPI | PLY CURRENT | · | | | | | | lcc | Vcc Supply current | UGATE and LGATE open | | 5 | | mA | | POWER-0 | ON | • | • | • | • | II. | | | Turn-On Vcc threshold | V <sub>OCSET</sub> = 4.5V | | | 4.6 | V | | | Turn-Off Vcc threshold | V <sub>OCSET</sub> = 4.5V | 3.6 | | | V | | | Rising Vocset threshold | | | 1.26 | | V | | Iss | Soft Start Current | | | 10 | | μΑ | | OSCILLA | TOR | <u>'</u> | 1 | | 1 | | | | Free running frequency | RT = OPEN | 180 | 200 | 220 | KHz | | | Total Variation | $6$ K $\Omega$ < R $_{T}$ to GND <200 K $\Omega$ | -15 | | 15 | % | | ΔVosc | Ramp amplitude | RT = OPEN | | 1.9 | | Vp-p | | REFERE | NCE AND DAC | • | • | • | • | II. | | | DACOUT Voltage<br>Accuracy | VID0, VID1,VID2, VID3,<br>VID25mV see Table1;Tamb=0 to<br>70°C | -1 | | 1 | % | | | VID Pull-Up voltage | | | 3.1 | | V | | ERROR A | MPLIFIER | • | | | | | | | DC Gain | | | 88 | | dB | | GBWP | Gain-Bandwidth Product | | | 15 | | MHz | | SR | Slew-Rate | COMP=10pF | | 10 | | V/µS | | GATE DR | IVERS | | | | | | | IUGATE | High Side Source<br>Current | VBOOT - VPHASE=12V,<br>VUGATE - VPHASE= 6V | 1 | 1.3 | | A | | RUGATE | High Side Sink<br>Resistance | V <sub>BOOT</sub> -V <sub>PHASE</sub> =12V,<br>I <sub>UGATE</sub> = 300mA | | 2 | 4 | Ω | | I <sub>LGATE</sub> | Low Side Source<br>Current | Vcc=12V, V <sub>LGATE</sub> = 6V | 0.9 | 1.1 | | А | | R <sub>LGATE</sub> | Low Side Sink<br>Resistance | Vcc=12V, I <sub>LGATE</sub> = 300mA | | 1.5 | 3 | Ω | | | Output Driver Dead Time | PHASE connected to GND | | 120 | | nS | | PROTEC | | • | | | | | | | Over Voltage Trip (V <sub>SEN</sub> /<br>DACOUT) | V <sub>SEN</sub> Rising | | 117 | 120 | % | | IOCSET | OCSET Current Source | V <sub>OCSET</sub> = 4.5V | 170 | 200 | 230 | μΑ | | I <sub>OVP</sub> | OVP Sourcing Current | V <sub>SEN</sub> > OVP Trip, V <sub>OVP</sub> =0V | 60 | | | mA | | POWER ( | GOOD | | l . | I | l . | 1 | | | Upper Threshold<br>(V <sub>SEN</sub> /DACOUT) | V <sub>SEN</sub> Rising | 108 | 110 | 112 | % | | | Lower Threshold<br>(V <sub>SEN</sub> /DACOUT) | V <sub>SEN</sub> Falling | 88 | 90 | 92 | % | | | Hysteresis<br>(V <sub>SEN</sub> /DACOUT) | Upper and Lower threshold | | 2 | | % | | V <sub>PGOOD</sub> | PGOOD Voltage Low | I <sub>PGOOD</sub> = -5mA | | 0.5 | | V | **Table 1. VID Setting** | VID4<br>(25mV) | VID3 | VID2 | VID1 | VID0 | Output<br>Voltage (V) | VID4<br>(25mV) | VID3 | VID2 | VID1 | VID0 | Output<br>Voltage (V) | |----------------|------|------|------|------|-----------------------|----------------|------|------|------|------|-----------------------| | 0 | 0 | 1 | 0 | 0 | 1.050 | 0 | 1 | 1 | 0 | 0 | 1.450 | | 1 | 0 | 1 | 0 | 0 | 1.075 | 1 | 1 | 1 | 0 | 0 | 1.475 | | 0 | 0 | 0 | 1 | 1 | 1.100 | 0 | 1 | 0 | 1 | 1 | 1.500 | | 1 | 0 | 0 | 1 | 1 | 1.125 | 1 | 1 | 0 | 1 | 1 | 1.525 | | 0 | 0 | 0 | 1 | 0 | 1.150 | 0 | 1 | 0 | 1 | 0 | 1.550 | | 1 | 0 | 0 | 1 | 0 | 1.175 | 1 | 1 | 0 | 1 | 0 | 1.575 | | 0 | 0 | 0 | 0 | 1 | 1.200 | 0 | 1 | 0 | 0 | 1 | 1.600 | | 1 | 0 | 0 | 0 | 1 | 1.225 | 1 | 1 | 0 | 0 | 1 | 1.625 | | 0 | 0 | 0 | 0 | 0 | 1.250 | 0 | 1 | 0 | 0 | 0 | 1.650 | | 1 | 0 | 0 | 0 | 0 | 1.275 | 1 | 1 | 0 | 0 | 0 | 1.675 | | 0 | 1 | 1 | 1 | 1 | 1.300 | 0 | 0 | 1 | 1 | 1 | 1.700 | | 1 | 1 | 1 | 1 | 1 | 1.325 | 1 | 0 | 1 | 1 | 1 | 1.725 | | 0 | 1 | 1 | 1 | 0 | 1.350 | 0 | 0 | 1 | 1 | 0 | 1.750 | | 1 | 1 | 1 | 1 | 0 | 1.375 | 1 | 0 | 1 | 1 | 0 | 1.775 | | 0 | 1 | 1 | 0 | 1 | 1.400 | 0 | 0 | 1 | 0 | 1 | 1.800 | | 1 | 1 | 1 | 0 | 1 | 1.425 | 1 | 0 | 1 | 0 | 1 | 1.825 | #### **Device Description** The device is an integrated circuit realized in BCD technology. It provides complete control logic and protections for a high performance step-down DC-DC converter optimized for microprocessor power supply. It is designed to drive N Channel Mosfets in a synchronous-rectified buck topology. The device works properly with Vcc ranging from 5V to 12V and regulates the output voltage starting from a 1.26V power stage supply voltage (Vin). The output voltage of the converter can be precisely regulated, programming the VID pins, from 1.050V to 1.825V with 25mV binary steps, with a maximum tolerance of $\pm 1\%$ over temperature and line voltage variations. The device provides voltage-mode control with fast transient response. It includes a 200kHz free-running oscillator that is adjustable from 50kHz to 1MHz. The error amplifier features a 15MHz gain-bandwidth product and 10V/ms slew rate which permits high converter bandwidth for fast transient performance. The resulting PWM duty cycle ranges from 0% to 100%. The device protects against over-current conditions entering in HICCUP mode. The device monitors the current by using the $r_{DS(ON)}$ of the upper MOSFET which eliminates the need for a current sensing resistor. The device is available in SO20 package. #### Oscillator The switching frequency is internally fixed to 200kHz. The internal oscillator generates the triangular waveform for the PWM charging and discharging with a constant current an internal capacitor. The current delivered to the oscillator is tipically $50\mu A$ (Fsw=200KHz) and may be varied using an external resistor (R<sub>T</sub>) connected between RT pin and GND or VCC. Since the RT pin is maintained at fixed voltage (typ. 1.235V), the frequency is varied proportionally to the current sinked (forced) from (into) the pin. In particular connecting it to GND the frequency is increased (current is sinked from the pin), according to the following relationship: $$f_S = 200kHz + \frac{4.94 \cdot 10^6}{R_T(k\Omega)}$$ Connecting RT to VCC=12V or to VCC=5V the frequency is reduced (current is forced into the pin), according to the following relationships: $$f_S = 200 \text{kHz} + \frac{4.306 \cdot 10^7}{R_T(k\Omega)}$$ $V_{CC} = 12V$ $$f_S = 200 kHz + \frac{15 \cdot 10^7}{R_T(k\Omega)}$$ $V_{CC} = 5V$ Switching frequency variations vs. R<sub>T</sub> are reported in Fig.1. Note that forcing a $50\mu A$ current into this pin, the device stops switching because no current is delivered to the oscillator. Figure 1. #### **Digital to Analog Converter** The built-in digital to analog converter allows the adjustment of the output voltage from 1.050V to 1.825V with 25mV binary steps as shown in the previous table 1. The internal reference is trimmed to ensure the precision of 1%. The internal reference voltage for the regulation is programmed by the voltage identification (VID) pins. These are TTL compatible inputs of an internal DAC that is realised by means of a series of resistors rpoviding a partition of the internal voltage reference. The VID code drives a multiplexer that selects a voltage on a precise point of the divider. The DAC output is delivered to an amplifier obtaining the VPROG voltage reference (i.e. the set-point of the error amplifier). Internal pull-ups are provided (realized with a $5\mu$ A current generator); in this way, to program a logic "1" it is enough to leave the pin floating, while to program a logic "0" it is enough to short the pin to GND. The voltage identification (VID) pin configuration also sets the power-good thresholds (PGOOD) and the over-voltage protection (OVP) thresholds. #### Soft Start and Inhibit At start-up a ramp is generated charging the external capacitor $C_{SS}$ by means of a 10 $\mu$ A constant current, as shown in figure 2. When the voltage across the soft start capacitor (V<sub>SS</sub>) reaches 0.5V the lower power MOS is turned on to discharge the output capacitor. As V<sub>SS</sub> reaches 1V (i.e. the oscillator triangular wave inferior limit) also the upper MOS begins to switch and the output voltage starts to increase. The VSS growing voltage initially clamps the output of the error amplifier, and consequently VOUT linearly increases, as shown in figure 2. In this phase the system works in open loop. When VSS is equal to VCOMP the clamp on the output of the error amplifier is released. In any case another clamp on the non-inverting input of the error amplifier remains active, allowing to VOUT to grow with a lower slope (i.e. the slope of the VSS voltage, see figure 2). In this second phase the system works in closed loop with a growing reference. As the output voltage reaches the desired value VPROG, also the clamp on the error amplifier input is removed, and the soft start finishes. Vss increases until a maximum value of about 4V. The Soft-Start will not take place, and the relative pin is internally shorted to GND, if both VCC and OCSET pins are not above their own Turn-On thresholds; in this way the device starts switching only if both the power supplies are present. During normal operation, if any under-voltage is detected on one of the two supplies, the SS pin is internally shorted to GND and so the SS capacitor is rapidly discharged. The device goes in INHIBIT state forcing SS pin below 0.4V. In this condition both external MOSFETS are kept off. Figure 2. Soft Start #### **Driver Section** The driver capability on the high and low side drivers allows to use different types of power MOS (also multiple MOS to reduce the $R_{DSON}$ ), maintaining fast switching transition. The low-side mos driver is supplied directly by Vcc while the high-side driver is supplied by the BOOT pin. Adaptative dead time control is implemented to prevent cross-conduction and allow to use many kinds of mosfets. The upper mos turn-on is avoided if the lower gate is over about 200mV while the lower mos turn-on is avoided if the PHASE pin is over about 500mV. The upper mos is in any case turned-on after 200nS from the low side turn-off. The peak current is shown for both the upper (fig. 3) and the lowr (fig. 4) driver at 5V and 12V. a 4nF capacitive load has been used in these measurements. For the lower driver, the source peak current is 1.1A @ Vcc=12V and 500mA @ Vcc=5V, and the sink peak current is 1.3A @ Vcc=12V and 500mA @ Vcc=5V. Similary, for the upper driver, the source peak current is 1.3A @ Vboot-Vphase=12V and 600mA @ Vboot-Vphase =5V, and the sink peak current is 1.3A @ Vboot-Vphase =12V and 550mA @ Vboot-Vphase =5V. Figure 3. High Side driver peak current. Vboot-Vphase=12V (left) Vboot-Vphase=5V (right) CH1 = High Side Gate CH4 = Inductor Current Figure 4. Low Side driver peak current. Vcc=12V (left) Vcc=5V (right)CH1 = Low Side Gate CH4 = Inductor Current ### **Monitor and Protection** The output voltage is monitored by means of pin 1 (VSEN). If it is not within ±10% (typ.) of the programmed value, the powergood output is forced low. The device provides overvoltage protection, when the output voltage reaches a value 17% (typ.) greater than the nominal one. If the output voltage exceed this threshold, the OVP pin is forced high (5V) and the lower driver is turned on as long as the over-voltage is detected. The OVP pin is capable to deliver up to 60mA (min) in order to trigger an external SCR connected to burn the input fuse. The low-side mosfet turn-on implement this function when the SCR is not used and helps in keeping the ouput low. To perform the overcurrent protection the device compares the drop across the high side MOS, due to its RDSON, with the voltage across the external resistor (R<sub>OCS</sub>) connected between the OCSET pin and drain of the upper MOS. Thus the overcurrent threshold (I<sub>P</sub>) can be calculated with the following relationship: $$I_{P} = \frac{I_{OCS} \cdot R_{OCS}}{R_{DSON}}$$ where the typical value of I<sub>OCS</sub> is 200μA. To calculate the R<sub>OCS</sub> value it must be considered the maximum R<sub>DSON</sub> (also the variation with temperature) and the minimum value of I<sub>OCS</sub>. To avoid undesirable trigger of overcurrent protection this relationship must be satisfied: $$I_{P} \ge I_{OUTMAX} + \frac{\Delta I}{2} = I_{PEAK}$$ where $\Delta I$ is the inductance ripple current and $I_{OUTMAX}$ is the maximum output current. In case of output short circuit the soft start capacitor is discharged with constant current ( $10\mu A$ typ.) and when the SS pin reaches 0.5V the soft start phase is restarted. During the soft start the over-current protection is always active and if such kind of event occours, the device turns off both mosfets, and the SS capacitor is dicharged again after reaching the upper threshold of about 4V. The system is now working in HICCUP mode, as shown in figure 5a. After removing the cause of the over-current, the device restart working normally without power supplies turn off and on. Figure 5. #### Inductor design The inductance value is defined by a compromise between the transient response time, the efficiency, the cost and the size. The inductor has to be calculated to sustain the output and the input voltage variation to maintain the ripple current $\Delta I_L$ between 20% and 30% of the maximum output current. The inductance value can be calculated with this relationship: $$L = \frac{V_{IN} - V_{OUT}}{f_s \cdot \Delta I_L} \cdot \frac{V_{OUT}}{V_{IN}}$$ Where $f_{SW}$ is the switching frequency, $V_{IN}$ is the input voltage and $V_{OUT}$ is the output voltage. Figure 5b shows the ripple current vs. the output voltage for different values of the inductor, with vin=5V and Vin=12V. Increasing the value of the inductance reduces the ripple current but, at the same time, reduces the converter response time to a load transient. If the compensation network is well designed, the device is able to open or close the duty cycle up to 100% or down to 0%. The response time is now the time required by the inductor to change its current from initial to final value. Since the inductor has not finished its charging time, the output current is supplied by the output capacitors. Minimizing the response time can minimize the output capacitance required. The response time to a load transient is different for the application or the removal of the load: if during the application of the load the inductor is charged by a voltage equal to the difference between the input and the output voltage, during the removal it is discharged only by the output voltage. The following expressions give approximate response time for $\Delta I$ load transient in case of enough fast compensation network response: $$t_{application} = \frac{L \cdot \Delta I}{V_{IN} - V_{OUT}} \qquad t_{removal} = \frac{L \cdot \Delta I}{V_{OUT}}$$ The worst condition depends on the input voltage available and the output voltage selected. Anyway the worst case is the response time after removal of the load with the minimum output voltage programmed and the maximum input voltage available. #### **Output Capacitor** Since the microprocessors require a current variation beyond 10A doing load transients, with a slope in the range of tenth $A/\mu$ sec, the output capacitor is a basic component for the fast response of the power supply. In fact for first few microseconds they supply the current to the load. The controller recognizes immediately the load transient and sets the duty cycle at 100%, but the current slope is limited by the inductor value. The output voltage has a first drop due to the current variation inside the capacitor (neglecting the effect of the ESL): $$\Delta V_{OUT} = \Delta I_{OUT} \cdot ESR$$ A minimum capacitor value is required to sustain the current during the load transient without discharge it. The voltage drop due to the output capacitor discharge is given by the following equation: $$\Delta V_{OUT} = \frac{\Delta I_{OUT}^2 L}{2 \cdot C_{OUT} \cdot (V_{INMIN} \cdot D_{MAX} - V_{OUT})}$$ Where D<sub>MAX</sub> is the maximum duty cycle value that is 100%. The lower is the ESR, the lower is the output drop during load transient and the lower is the output voltage static ripple. #### **Input Capacitor** The input capacitor has to sustain the ripple current produced during the on time of the upper MOS, so it must have a low ESR to minimize the losses. The rms value of this ripple is: $$I_{rms} = I_{OUT} \sqrt{D \cdot (1 - D)}$$ Where D is the duty cycle. The equation reaches its maximum value with D=0.5. The losses in worst case are: $$P = ESR \cdot I_{rms}^2$$ #### Compensation network design The control loop is a voltage mode (figure 7) that uses a droop function to satisfy the requirements for a VRM module, reducing the size and the cost of the output capacitor. This method "recovers" part of the drop due to the output capacitor ESR in the load transient, introducing a dependence of the output voltage on the load current: at light load the output voltage will be higher than the nominal level, while at high load the output voltage will be lower than the nominal value. Figure 6. Output transient response without (a) and with (b) the droop function As shown in figure 6, the ESR drop is present in any case, but using the droop function the total deviation of the output voltage is minimized. In practice the droop function introduces a static error (Vdroop in figure 6) proportional to the output current. Since a sense resistor is not present, the output DC current is measured by using the intrinsic resistance of the inductance (a few $m\Omega$ ). So the low-pass filtered inductor voltage (that is the inductor current) is added to the feedback signal, implementing the droop function in a simple way. Referring to the schematic in figure 7, the static characteristic of the closed loop system is: $$V_{OUT} = V_{PROG} + V_{PROG} \cdot \frac{R3 + R8 // R9}{R2} - \frac{R_L \cdot R8 // R9}{R8} \cdot I_{OUT}$$ Where $V_{PROG}$ is the output voltage of the digital to analog converter (i.e. the set point) and $R_L$ is the inductance resistance. The second term of the equation allows a positive offset at zero load ( $\Delta V^+$ ); the third term introduces the droop effect ( $\Delta V_{DROOP}$ ). Note that the droop effect is equal the ESR drop if: $$\frac{R_L \cdot R8 \# R9}{R8} = ESR$$ VCOMP PWM R8 C18 ZF C20 R4 R9 C25 R2 Figure 7. Compensation network Considering the previous relationships R2, R3, R8 and R9 may be determined in order to obtain the desired droop effect as follow: ■ Choose a value for R2 in the range of hundreds of $K\Omega$ to obtain realistic values for the other components. **57** ■ From the above equations, it results: $$R8 = \frac{\Delta V^{T} \cdot R2}{V_{PROG}} \cdot \frac{R_{L} \cdot I_{MAX}}{\Delta V_{DROOP}};$$ $$R9 = R8 \cdot \frac{\Delta V_{DROOP}}{R_{L} \cdot I_{MAX}} \cdot \frac{1}{1 + \frac{\Delta V_{DROOP}}{R_{L} \cdot I_{MAX}}};$$ Where I<sub>MAX</sub> is the maximum output current. ■ The component R3 must be chosen in order to obtain R3<<R8//R9 to permit these and successive simplifications. Therefore, with the droop function the output voltage decreases as the load current increases, so the DC output impedance is equal to a resistance R<sub>OUT</sub>. It is easy to verify that the output voltage deviation under load transient is minimum when the output impedance is constant with frequency. To choose the other components of the compensation network, the transfer function of the voltage loop is considered. To simplify the analysis is supposed that R3 << Rd, where Rd = (R8//R9). Figure 8. Compensation network definition The transfer function may be evaluated neglecting the connection of R8 to PHASE because, as will see later, this connection is important only at low frequencies. So R4 is considered connected to VOUT. Under this assumption, the voltage loop has the following transfer function: $$Gloop(s) = Av(s) \cdot R(s) = Av(s) \cdot \frac{Zf(s)}{Zi(s)} \text{ Where } Av(s) = \frac{Vin}{\Delta V_{osc}} \cdot \frac{Z_C(s)}{Z_C(s) + Z_L(s)}$$ Where $Z_C(s)$ and $Z_L(s)$ are the output capacitor and inductor impedance respectively. The expression of Z<sub>I</sub>(s) may be simplified as follow: $$\begin{split} Z_I(s) &= \frac{Rd \cdot \frac{1}{s} \cdot C25}{Rd + \frac{1}{s} \cdot C25} + \frac{\left(R4 + \frac{1}{s} \cdot C20\right) \cdot R3}{\left(R4 + \frac{1}{s} \cdot C20\right) + R3} = \frac{Rd\left(1 + s \cdot (\tau_1 + \tau_d) + s^2 \cdot \frac{R3}{R_d} \cdot \tau_1 \cdot \tau_d\right)}{(1 + s \cdot \tau_2) \cdot (1 + s \cdot \tau_d)} = \\ &= Rd\frac{\left(1 + s\frac{R3}{R_d} \cdot \tau_d\right) \cdot (1 + s \cdot \tau_1)}{(1 + s \cdot \tau_2) \cdot (1 + s \cdot \tau_d)} \end{split}$$ Where: $\tau_1 = R4 \times C20$ , $\tau_2 = (R4 + R3) \times C20$ and $\tau_d = Rd \times C25$ . The regulator transfer function became now: $$R(s) \approx \frac{(1 + s \cdot \tau_2) \cdot (1 + s \cdot \tau_d)}{s \cdot C18 \cdot R_d \cdot \left(1 + s \frac{R3}{R_d} \cdot \tau_d\right) \cdot (1 + s \cdot \tau_1)}$$ Figure 8 shows a method to select the regulator components (please note that the frequencies f<sub>EC</sub> and f<sub>CC</sub> corresponds to the singularities introduced by additional ceramic capacitors in parallel to the output main electrolytic capacitor). ■ To obtain a flat frequency response of the output impedance, the droop time constant $\tau_d$ has to be equal to the inductor time constant (see the note at the end of the section): $$\tau_{d} = R_{d} \cdot C25 = \frac{L}{R_{L}} = \tau_{L}$$ $\Rightarrow C25 = \frac{L}{(R_{L} \cdot R_{d})}$ ■ To obtain a constant -20dB/dec Gloop(s) shape the singularity f<sub>1</sub> and f<sub>2</sub> are placed in proximity of f<sub>CE</sub> and f<sub>LC</sub> respectively. This implies that: $$\frac{f_2}{f_1} = \frac{f_{LC}}{f_{CE}} \implies R4 = R3 \cdot \left(\frac{f_{LC}}{f_{CE}} - 1\right)$$ $$f1 = f_{CE} \implies C20 = \frac{1}{2} \cdot \pi \cdot R4 \cdot f_{CE}$$ ■ To obtain a Gloop bandwidth of f<sub>C</sub>, results: $$G_0 \cdot f_{LC} = 1 \cdot f_C \quad \Rightarrow \quad G_0 = A_0 \cdot R_0 = \frac{VIN}{\Delta Vosc} \cdot \frac{C20 \text{ // }C25}{C18} = \frac{f_C}{f_{LC}} \quad \Rightarrow \quad C18 = \frac{VIN}{\Delta Vosc} \cdot \frac{C20 \cdot C25}{C20 + C25} \cdot \frac{f_{LC}}{f_C}$$ Note. To understand the reason of the previous assumption, the scheme in figure 9 must be considered. In this scheme, the inductor current has been substituted by the load current, because in the frequencies range of interest for the Droop function these current are substantially the same and it was supposed that the droop network don't represent a charge for the inductor. Figure 9. Voltage regulation with droop function block scheme It results: $$Z_{OUT} = \frac{V_o}{I_{LOAD}} = R_d \cdot \frac{1 + s\tau_L}{1 + s\tau_d} \cdot \frac{G_{LOOP}}{1 + G_{LOOP}} = R_{OUT} \cdot \frac{1 + s\tau_L}{1 + s\tau_d}$$ Because in the interested range |Gloop|>>1. To obtain a flat shape, the relationship considered will naturally follow. #### **VRM Demo Board Description** Figure 10 shows the schematic circuit of the VRM evaluation board. The design has been developed for a VRM 8.5 Flexible Motherboard application delivering up to 28.5A. An additional circuit sense a Vtt bus (1.2V typ.) and generate a 2.5mS (typ.) delayed Vtt\_PWRGD signal when this rail is over 1.1V. The assertion of the Vtt\_PWRGD signal enables the device together with the ENOUT input. Figure 10. Schematic Circuit #### **Efficiency** The measured efficiency versus load current at different output voltages is shown in figure 11. In the application two Mosfets STS12NF30L (30V, $8.5 \text{m}\Omega$ typ with V<sub>GS</sub>=12V) connected in parallel are used for the High Side, while three of them are used for the Low Side. Figure 11. Efficiency vs. load current #### Inductor design Since the maximum output current is 28.5A, to have a 20% ripple (5A) the inductor chosen is 1.5μH. #### **Output Capacitor** In the demo six OSCON capacitors, model 6SP680M, are used, with a maximum ESR equal to $12m\Omega$ each. Therefore the resultant ESR is of $2m\Omega$ . For load transient of 28.5A in the worst case the voltage drop is of: $$\Delta$$ Vout = 28.5 \* 0.002 = 57mV The voltage drop due to the capacitor discharge during load transient, considering that the maximum duty cicle is equal to 100% results in 46.5mV with 1.85V of programmed output. #### **Input Capacitor** For $I_{OUT}$ =28.5A and with D=0.5(worst case for input current ripple), Irms is equal to 17.8A. Three OSCON electrolityc capacitors 6SP680M, with a maximum ESR equal to $12m\Omega$ , are chosen to substain the ripple. So the losses in worst case are: $$ESR \cdot I_{rms}^2 = (1.25(670))$$ m #### **Over-Current Protection** Substituting the demo board parameters in the relationship reported in the relative section, ( $I_{OCSMIN}=170\mu A$ ; $I_{P}=33A$ ; $R_{DSONMAX}=3m\Omega$ ) it results that $R_{OCS}=1k\Omega$ . # **Connector Pin Orientation** | Pin # | Row A | Pin # | Row B | |-------|-----------------------|---------------|---------------------| | 1 | 5Vin | 50 | 5Vin | | 2 | 5Vin | 49 | 5Vin | | 3 | 5Vin | 48 | 5Vin | | 4 | 5Vin | 47 | 5Vin | | 5 | 12Vin | 46 | 12Vin | | 6 | 12Vin | 45 | 12Vin | | 7 | Reserved | 44 | No Contact | | 8 | VID0 | 43 | VID1 | | 9 | VID2 | 42 | VID3 | | 10 | VID4 (25mV) | 41 | PWRGD | | 11 | OUTEN | 40 | Ishare | | 12 | V <sub>TT_PWRGD</sub> | 39 | V <sub>TT</sub> | | 13 | Vss | 38 | Vss | | 14 | Vcccore | 37 | Vss | | 15 | Vcc <sub>CORE</sub> | 36 | Vcc <sub>CORE</sub> | | 16 | Vss | 35 | Vss | | 17 | Vcc <sub>CORE</sub> | 34 | Vcc <sub>CORE</sub> | | I | | echanical Key | | | 18 | Vss | 33 | Vss | | 19 | Vcc <sub>CORE</sub> | 32 | Vcc <sub>CORE</sub> | | 20 | Vss | 31 | Vss | | 21 | Vcc <sub>CORE</sub> | 30 | Vcc <sub>CORE</sub> | | 22 | Vss | 29 | Vss | | 23 | Vcc <sub>CORE</sub> | 28 | Vcc <sub>CORE</sub> | | 24 | Vss | 27 | Vss | | 25 | Vcc <sub>CORE</sub> | 26 | Vcc <sub>CORE</sub> | # PCB AND COMPONENTS LAYOUT Figure 12. PCB and Components Layouts Figure 13. PCB and Components Layouts Figure 14. PCB and Components Layouts # **PART LIST** | Not Mounted | 1 1 | SMD 0805 | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | 1% | SMD 0805 | | - | 170 | SMD 0805 | | | 40/ | SMD 0805 | | | | SMD 0805 | | | 1% | | | | | SMD 0805 | | | | SMD 0805 | | | | SMD 0805 | | 1K | | SMD 0805 | | | | | | 1 | | Radial 10x10.5 | | 820 μF – 4V or<br>680μF – 6.3V | OSCON 4SP820M<br>OSCON 6SP680M | Radial 10x10.5<br>Radial 10x10.5 | | 1nF | | SMD 0805 | | 100nF | | SMD 0805 | | 1μF | | SMD 0805 | | 47nF | | SMD 0805 | | 3.3nF | | SMD 0805 | | Not Mounted | | SMD 0805 | | 100nF | | SMD 0805 | | | | | | 1.5µH | T44-52 Core, 7T - 18AWG | | | 1.8µH | T50-52B Core, 8T – 16AWG | | | | | | | STS12NF30L or | STMicroelectronics | SO8 | | FDS6670 | Fairchild | SO8 | | Signal NPN BJT | | SOT23 | | Signal MOSFET | | SOT23 | | | | | | 1N4148 | | SOT23 | | STPS3L25U | STMicroelectronics | SMB | | | | | | .1 | - | | | L6911E | STMicroelectronics | SO20 | | TLC7701QD | Texas Instruments | SO8 | | <u> </u> | | | | | | | | | 1nF 100nF 1μF 47nF 3.3nF Not Mounted 100nF 1.5μH 1.8μH STS12NF30L or FDS6670 Signal NPN BJT Signal MOSFET 1N4148 STPS3L25U | 470K | | DIM. | | mm | | | inch | | | | |------|--------------------|------|-------|-------|-------|-------|--|--| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | | Α | 2.35 | | 2.65 | 0.093 | | 0.104 | | | | A1 | 0.1 | | 0.3 | 0.004 | | 0.012 | | | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | | | D | 12.6 | | 13 | 0.496 | | 0.512 | | | | Е | 7.4 | | 7.6 | 0.291 | | 0.299 | | | | е | | 1.27 | | | 0.050 | | | | | Н | 10 | | 10.65 | 0.394 | | 0.419 | | | | h | 0.25 | | 0.75 | 0.010 | | 0.030 | | | | L | 0.4 | | 1.27 | 0.016 | | 0.050 | | | | К | 0° (min.)8° (max.) | | | | | | | | # OUTLINE AND MECHANICAL DATA Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics ® 2001 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com