# ISD33120/150/180/240 Products Single-Chip Voice Record/Playback Devices 2-, 2.5-, 3-, and 4-Minute Durations #### **GENERAL DESCRIPTION** The ISD33120/150/180/240 ChipCorder<sup>®</sup> Products provide high-quality, 3-volt, single-chip Record/ Playback solutions for 2- to 4-minute messaging applications which are ideal for cellular phones and other portable products. The CMOS devices include an on-chip oscillator, antialiasing filter, smoothing filter, AutoMute™ feature, audio amplifier, and high density, multilevel storage array. The ISD33000 series is designed to be used in a microprocessor- or microcontroller-based system. Address and control are accomplished through a Serial Peripheral Interface (SPI) or Microwire Serial Interface to minimize pin count. Recordings are stored in on-chip nonvolatile memory cells, providing zero-power message storage. This unique, single-chip solution is made possible through ISD's patented multilevel storage technology. Voice and audio signals are stored directly into memory in their natural form, providing high-quality, solid-state voice reproduction. #### **FEATURES** - Single-chip voice Record/Playback solution - Single +3 volt supply - Low-power consumption - Operating current: I<sub>CC</sub> Play = 25 mA (typical) I<sub>CC</sub> Rec = 30 mA (typical) - Standby current: 1 $\mu$ A (typical) - Single-chip durations of 2 to 4 minutes - High-quality, natural voice/audio reproduction - AutoMute™ feature provides background noise attenuation during periods of silence - No algorithm development required - Microcontroller SPI or Microwire<sup>™</sup> Serial Interface - Fully addressable to handle multiple messages Table 2-76: ISD33120/150/180/240 Product Summary | Part<br>Number | Duration | Input Sample<br>Rate (KHz) | Typical Filter Pass Band<br>(KHz) | |----------------|----------|----------------------------|-----------------------------------| | ISD33120 | 2.0 Min. | 8.0 | 3.4 | | ISD33150 | 2.5 Min. | 6.4 | 2.7 | | ISD33180 | 3.0 Min. | 5.3 | 2.3 | | ISD33240 | 4.0 Min. | 4.0 | 1.7 | ISD 2-165 - Nonvolatile message storage - Power consumption controlled by SPI or Microwire control register - 100-year message retention (typical) - 100K record cycles (typical) - On-chip clock source - Available in die form, PDIP, SOIC, TSOP and chip scale packaging (CSP) - Extended temperature (-20°C to +70°C) and industrial temperature (-40°C to +85°C) versions available #### **DETAILED DESCRIPTION** #### **Speech/Sound Quality** The ISD33000 ChipCorder Series includes devices offered at 4.0, 5.3, 6.4, and 8.0 KHz sampling frequencies, allowing the user a choice of speech quality options. Increasing the duration within a product series decreases the sampling frequency and bandwidth, which affects sound quality. Please refer to the ISD33120/150/180/240 Product Summary table on the cover to compare filter pass band and product durations. The speech samples are stored directly into onchip nonvolatile memory without the digitization and compression associated with other solutions. Direct analog storage provides a true, natural sounding reproduction of voice, music, tones, and sound effects not available with most solidstate solutions. #### Duration To meet end system requirements, the ISD33120/150/180/240 Products are single-chip solutions at 2, 2.5, 3, and 4 minutes. One- to two-minute durations are addressed in the ISD33060/075/090/120-4 Products datasheet. More than one device can be controlled by one microcontroller for longer durations. #### **EEPROM Storage** One of the benefits of ISD's ChipCorder technology is the use of on-chip nonvolatile memory, providing zero-power message storage. The message is retained for up to 100 years typically without power. In addition, the device can be rerecorded typically over 100,000 times. Figure 2-33: ISD33000 Series Block Diagram 2-166 Voice Solutions in Silicon<sup>™</sup> 7 Figure 2-34: ISD33000 TSOP and DIP/SOIC Pinouts 2 #### Microcontroller Interface A four-wire (SCLK, MOSI, MISO, \$\overline{SS}\$) SPI interface is provided for ISD33000 control and addressing functions. The ISD33000 is configured to operate as a peripheral slave device, with a microcontroller-based SPI bus interface. Read/Write access to all the internal registers is provided through this SPI interface. An interrupt signal (\$\overline{INT}\$) and internal read-only Status Register are provided for hand-shake purposes. #### **Programming** The ISD33000 Series is also ideal for playback-only applications, where single or multiple message Playback is controlled through the SPI port. Once the desired message configuration is created, duplicates can easily be generated via an ISD programmer. #### **PIN DESCRIPTIONS** #### Voltage Inputs (V<sub>CCA</sub>, V<sub>CCD</sub>) To minimize noise, the analog and digital circuits in the ISD33000 devices use separate power busses. These +3V busses are brought out to separate pins and should be tied together as close to the supply as possible. In addition, these supplies should be decoupled as close to the package as possible. #### Ground Inputs (V<sub>SSA</sub>, V<sub>SSD</sub>) The ISD33000 Series utilizes separate analog and digital ground busses. The analog ground ( $V_{SSA}$ ) pins should be tied together as close to the package as possible and connected through a low-impedance path to power supply ground. The digital ground ( $V_{SSD}$ ) pin should be connected through a separate low-impedance path to power supply ground. These ground paths should be large enough to ensure that the impedance between the $V_{SSA}$ pins and the $V_{SSD}$ pin is less than 3 ohms. The backside of the die is connected to $V_{SS}$ through the substrate resistance. In a chip-on-board design the die attach area must be connected to $V_{SS}$ or left floating. Figure 2-35: ISD33000 CSP Pinout | Name | Ball<br>Location | TSOP<br>Pin # | |------------------|------------------|---------------| | V <sub>SSA</sub> | A2 | 18 | | AMCAP | A3 | 22 | | ANAIN+ | A4 | 25 | | V <sub>SSA</sub> | B1 | 17 | | AUDOUT | B2 | 20 | | ANAIN- | В3 | 24 | | V <sub>CCA</sub> | B4 | 26 | | V <sub>SSD</sub> | C1 | 12 | | NC | C2 | | | NC | C3 | | | V <sub>SSA</sub> | C4 | 1 | | Name | Ball<br>Location | TSOP<br>Pin # | |------------------|------------------|---------------| | MOSI | Dl | 10 | | SCLK | D2 | 8 | | XCLK | D3 | 6 | | RAC | D4 | 2 | | MISO | E1 | 11 | | SS | E2 | 9 | | V <sub>CCD</sub> | E3 | 7 | | INT | E4 | 5 | 2 #### Non-Inverting Analog Input (ANA IN+) This pin is the non-inverting analog input that transfers the signal to the device for recording. The analog input amplifier can be driven single ended or differentially. In the single-ended input mode, a 32 mVp-p for optional sound quality (peak-to-peak) maximum signal should be capacitively connected to this pin for optimal signal quality. This capacitor value, together with the 3 k $\Omega$ input impedance of ANA IN+, is selected to give cutoff at the low frequency end of the voice passband. In the differential-input mode, the max. input signal at ANA IN+ should be 16 mVp-p for optional sound quality. The circuit connections for the two modes are shown in the ISD33000 Series ANA IN Modes figures above. #### Inverting Analog Input (ANA IN-) This pin is the inverting analog input that transfers the signal to the device for recording in the differential-input mode. In this differential-input mode, a 16 mVp-p max. input signal at ANA IN- should be capacitively coupled to this pin for optimal sound quality (as shown in the ISD33000 Series ANA IN Modes figure). This capacitor value should be equal to the coupling capacitor used on the ANA IN+ pin. The input impedance at ANA IN- is nominally 56 K $\Omega$ . In the single-ended mode, ANA IN- should be capacitively coupled to VSSA through a capacitor equal to that used on the ANA IN+ input. #### **Audio Output (AUD OUT)** This pin provides the audio output to the user. It is capable of driving a 5 $\mathrm{K}\Omega$ impedance. Figure 2-36: ISD33000 Series ANA IN Modes NOTE The AUD OUT pin is biased up to approximately 1.2 volts unless the ISD33000 is actively recording or the device is in the power down state. When the device is actively recording or powered down, the pin is in a high-impedance state. This means that there is a transition from high-impendance to 1.2 volts under the follow- ing conditions: - When a SPI cycle is executed to initially set the PU bit and thus power up the device. - When a SPI cycle is executed to clear the RUN bit during a RECORD operation, and thus stop recording. When the device goes into OVERFLOW during a RECORD operation both ending the recording and setting the OVF interrupt. There is a transition from 1.2 volts to high-impendance under the following condition: When a SPI cycle is executed to begin a RECORD operation and in power down mode. ## Slave Select (SS) This input, when LOW, will select the ISD33000 device. #### Master Out Slave In (MOSI) This is the serial input to the ISD33000 device. The master microcontroller places data on the MOSI line one half-cycle before the rising clock edge to be clocked in by the ISD33000 device. #### Master In Slave Out (MISO) This is the serial output of the ISD33000 device. This output goes into a high-impedance state if the device is not selected. #### Serial Clock (SCLK) This is the clock input to the ISD33000. It is generated by the master device (microcontroller) and is used to synchronize data transfers in and out of the device through the MISO and MOSI lines. Data is latched into the ISD33000 on the rising edge of SCLK and shifted out of the device on the falling edge of SCLK. ## Interrupt (INT) The ISD33000 interrupt pin goes LOW and stays LOW when an Overflow (OVF) or End of Message (EOM) marker is detected. This is an open drain output pin. Each operation that ends in an EOM or Overflow will generate an interrupt including the message cueing cycles. The interrupt will be cleared the next time an SPI cycle is initiated. The interrupt status can be read by an RINT instruction. Overflow Flag (OVF)—The Overflow flag indicates that the end of the ISD33000's analog memory has been reached during a record or playback operation. There are six EOM flag position options per row. End of Message (EOM)—The End-of-Message flag is set only during playback operation when an EOM is found. #### **Row Address Clock (RAC)** This is an open drain output pin that provides a signal with a 150 ms period at the 8 KHz sampling frequency. (This represents a single row of memory and there are 800 rows of memory in the ISD33120/150/180/240 devices. This signal stays HIGH for 137.5 ms and stays LOW for 12.5 ms when it reaches the end of a row. The RAC pin stays HIGH for $172~\mu sec$ and stays LOW for $15.62~\mu sec$ in Message Cueing mode (see "Message Cueing" on page 171.). Refer to the AC Parameters table for RAC timing information on other sample rate products. #### **External Clock Input (XCLK)** The external clock input for the ISD33000 products has an internal pull-down device. These products are configured at the factory with an internal sampling clock frequency centered to $\pm 1\%$ of specification. The frequency is then maintained to a variation of $\pm 2.25\%$ over the entire commercial temperature and operating voltage ranges. The internal clock has a -6/+4% tolerance over the extended temperature, industrial temperature, and voltage ranges. A regulated power supply is recommended for industrial temperature range parts. If greater precision is required, the device can be clocked through the XCLK pin as follows: Table 2-77: External Clock Input Precision Power Regulation | Part<br>Number | Sample Rate | Required Clock | |----------------|-------------|----------------| | ISD33120 | 8.0 KHz | 1024 KHz | | ISD33150 | 6.4 KHz | 819.2 KHz | | ISD33180 | 5.3 KHz | 682.7 KHz | | ISD33240 | 4.0 KHz | 512 KHz | These recommended clock rates should not be varied because the antialiasing and smoothing filters are fixed. Thus, aliasing problems can occur if the sample rate differs from the one recommended. The duty cycle on the input clock is not critical, as the clock is immediately divided by two internally. If the XCLK is not used, this input should be connected to ground. #### AutoMute™ Feature (AM CAP) This pin is used in controlling the AutoMute feature. The AutoMute feature attenuates the signal when it drops below an internally set threshold. This helps to eliminate noise (with 6 dB of attenuation) when there is no signal (i.e., during periods of silence). A 1 $\mu$ F capacitor to ground should be connected to the AMCAP pin. This capacitor becomes a part of an internal peak detect circuit which senses the signal level. This peak level is compared to an internally set threshold to determine the AutoMute trip point. For large signals the AutoMute attenuation is set to 0 dB while 6 dB of attenuation occurs for silence. The 1 $\mu$ F capacitor also affects the rate at which the AutoMute feature changes with the signal amplitude. The Automute feature can be disabled by connecting the AMCAP pin to V<sub>CCA</sub>. # SERIAL PERIPHERAL INTERFACE (SPI) DESCRIPTION The ISD33000 series operates from an SPI serial interface. The SPI interface operates with the following protocol. The data transfer protocol assumes that the microcontroller's SPI shift registers are clocked on the falling edge of the SCLK. With the ISD33000, data is clocked in on the MOSI pin on the rising clock edge. Data is clocked out on the MISO pin on the falling clock edge. - 1. All serial data transfers begin with the falling edge of \$\overline{SS}\$ pin. - 2. SS is held LOW during all serial communications and held HIGH between instructions. - Data is clocked in on the rising clock edge and data is clocked out on the falling clock edge. - 4. Play and Record operations are initiated by enabling the device by asserting the \$\overline{SS}\$ pin LOW, shifting in an opcode and an address field to the ISD33000 device (refer to the Opcode Summary table on the next page). - 5. The opcodes and address fields are as follows: <5 control bits> and <11 address bits>. It should be noted that the ISD33120/150/180/240 devices only need 10 bits of address but the 11th bit is reserved for longer duration products. For clarity, the control bits and the address bits will be displayed in binary and "X" means Don't Care. - 6. Each operation that ends in an EOM or Overflow will generate an interrupt, including the Message Cueing cycles. The Interrupt will be cleared the next time an SPI cycle is initiated. - 7. As Interrupt data is shifted out of the ISD33000 MISO pin, control and address data is simultaneously being shifted into the MOSI pin. Care should be taken such that the data shifted in is compatible with current system operation. It is possible to read interrupt data and start a new operation within the same SPI cycle. - **8.** An operation begins with the RUN bit set and ends with the RUN bit reset. - All operations begin with the rising edge of \$\overline{SS}\$. ## **Message Cueing** Message cueing allows the user to skip through messages, without knowing the actual physical location of the message. This operation is used during playback. In this mode, the messages are skipped 800 times faster than in normal playback mode. It will stop when an EOM (end of message) marker is reached. Then, the internal address counter will point to the next message. ISD 2-171 RINT<sup>(2)</sup> | Table 2-78: Opcode Summary | | | | | | | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Instruction | Opcode <5 bits> Address <10<br>bits> | Operational Summary | | | | | | POWERUP | 00100 <xxxxxxxxxxx< td=""><td>Power Up: Device will be ready for an operation after <math>T_{\text{PUD}}</math>.</td></xxxxxxxxxxx<> | Power Up: Device will be ready for an operation after $T_{\text{PUD}}$ . | | | | | | SETPLAY | 11100 <x a9-a0=""></x> | Initiates Playback from address <a9–a0>. Must be followed by a PLAY command to continue playback.</a9–a0> | | | | | | PLAY | 11110 <xxxxxxxxxxx< td=""><td>Play back from the current address (until EOM or OVF).</td></xxxxxxxxxxx<> | Play back from the current address (until EOM or OVF). | | | | | | SETREC | 10100 <x a9-a0=""></x> | Initiates a Record operation from address <a9–a0>. Must be followed by a REC command to continue recording.</a9–a0> | | | | | | REC | 10110 <xxxxxxxxxxx< td=""><td>Records from current address until OVF is reached.</td></xxxxxxxxxxx<> | Records from current address until OVF is reached. | | | | | | SETMC | 11101 <x a9-a0=""></x> | Initiates Message Cueing (MC) from address <a9-a0>. Must be followed by a MC command to continue Message Cueing.</a9-a0> | | | | | | MC <sup>(1)</sup> | 111111 <xxxxxxxxxxxxxx></xxxxxxxxxxxxxx> | Performs a Message Cue. Proceeds to the end of the current message (EOM) or enters OVF condition if no more messages are present. | | | | | | STOP | 0X110 <xxxxxxxxxxx< td=""><td>Stops current operation.</td></xxxxxxxxxxx<> | Stops current operation. | | | | | | STOPPWRDN | 0X01X <xxxxxxxxxxxxxxx< td=""><td>Stops current Operation and enters stand-by (power down) mode.</td></xxxxxxxxxxxxxxx<> | Stops current Operation and enters stand-by (power down) mode. | | | | | Table 2-78: Opcode Summary 1. Message Cueing can be selected only at the beginning of a play operation. 0X110 <XXXXXXXXXXXX 2. As the Interrupt data is shifted out of the ISD33000, control and address data is being shifted in. Care should be taken such that the data shifted in is compatible with current system operation. It is possible to read interrupt data and start a new operation at the same time. Read Interrupt status bits: Overflow and EOM. See pages 1-17 and 1-18 for Opcode format. #### **Power Up Sequence** The ISD33000 will be ready for an operation after $T_{PUD}$ (25 ms approx. for 8 KHz sample rate). The user needs to wait $T_{PUD}$ before issuing an operational command. For example, to play from address 00 the following programing cycle should be used. - 1. Send POWERUP command. - 2. Wait T<sub>PUD</sub> (power up delay). - 3. Send SETPLAY command with address 00. - 4. Send PLAY command. The device will start Playback at address 00 and it will generate an interrupt when an EOM (End of Message) is reached. It will then stop Playback. 2-172 Voice Solutions in Silicon™ ## 2 #### **SPI Port** The following diagram describes the SPI port and the control bits associated with it. Figure 2-37: SPI Port ### **SPI Control Register** The SPI control register provides control of individual device functions such as Play, Record, Message Cueing, Power-Up and Power-Down, Start and Stop operations, and Ignore Address pointers. Table 2-79: SPI Control Register | | | | _ | | | | |-------------------|---|--------|-------------------------------------------------|---------------------|--------|--------------------------------------------------------------------------------------------------------| | Contro<br>Registo | - | Bit | Device Function | Control<br>Register | Bit | Device Function | | RUN | | | Enable or Disable an operation | PU | | Master power control | | = | | 1<br>0 | Start<br>Stop | = = | 1<br>0 | Power-Up<br>Power-Down | | P/R | | | Selects Play or Record operation | IAB <sup>(1)</sup> | | Ignore address control bit | | = | | 1<br>0 | Play<br>Record | = | 1<br>0 | Ignore input address register (A9–A0) Use the input address register contents for an operation (A9–A0) | | MC | | | Enable or Disable Message Cueing | P9-P0 | | Output of the row pointer register | | = | | 1<br>0 | Enable Message Cueing<br>Disable Message Cueing | A9–A0 | | Input address register | <sup>1.</sup> When IAB (Ignore Address Bit) is set to 0, a Playback or Record operation starts from address (A9-A0). For consecutive Playback or Record, IAB should be changed to a 1 before the end of that row (see RAC timing). Otherwise the ISD33000 will repeat the operation from the same row address. For memory management, the Row Address Clock (RAC) pin and IAB can be used to move around the memory segments. Figure 2-38: SPI Interface Simplified Block Diagram Table 2-80: Absolute Maximum Ratings (Packaged Parts)<sup>1</sup> | Condition | Value | |---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pin | $(V_{SS} - 0.3 \text{ V}) \text{ to}$<br>$(V_{CC} + 0.3 \text{ V})$ | | Voltage applied to any pin (Input current limited to $\pm 20$ mA) | $(V_{SS} - 1.0 \text{ V}) \text{ to}$<br>$(V_{CC} + 1.0 \text{ V})$ | | Voltage applied to MOSI, SLK, and $\overline{\rm SS}$ pins (Input current limited to $\pm 20$ mA) | $(V_{SS} - 1.0 \text{ V})$ to $(V_{CC} + 2.5 \text{ V})$ | | Lead temperature<br>(soldering – 10 seconds) | 300°C | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to + 7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. Table 2-81: Operating Conditions (Packaged Parts) | Condition | Value | |-----------------------------------------------------|-------------------| | Commercial operating temperature range <sup>1</sup> | 0°C to +70°C | | Extended operating temperature <sup>1</sup> | -20°C to +70°C | | Industrial operating temperature <sup>1</sup> | -40°C to +85°C | | Supply voltage (V <sub>CC</sub> ) <sup>2</sup> | +2.7 V to + 3.3 V | | Ground voltage (V <sub>SS</sub> ) <sup>3</sup> | 0 V | - 1. Case temperature. - **2.** $V_{CC} = V_{CCA} = V_{CCD}$ . - $3. \quad V_{SS} = V_{SSA} = V_{SSD}.$ **2-174** Voice Solutions in Silicon<sup>™</sup> Table 2-82: DC Parameters (Packaged Parts) | Symbol | Parameters | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |----------------------|-----------------------------------------------------------|-----------------------|------------------|-----------------------|----------|-------------------------------------------------------------| | $V_{IL}$ | Input Low Voltage | | | V <sub>CC</sub> x 0.2 | V | | | V <sub>IH</sub> | Input High Voltage | V <sub>CC</sub> x 0.8 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 10 \mu\text{A}$ | | V <sub>OL1</sub> | RAC, INT Output Low Voltage | | | 0.4 | V | $I_{OL} = 1 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> - 0.4 | | | V | $I_{OH} = -10 \mu A$ | | lcc | V <sub>CC</sub> Current (Operating)<br>Playback<br>Record | | 25<br>30 | 30<br>40 | mA<br>mA | $R_{\text{EXT}} = \infty^{3}$ $R_{\text{EXT}} = \infty^{3}$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 1 | 10 | μΑ | 3, 4 | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | I <sub>HZ</sub> | MISO Tristate Current | | 1 | 10 | μΑ | | | R <sub>EXT</sub> | Output Load Impedance | 5 | | | ΚΩ | | | R <sub>ANA IN+</sub> | ANA IN+ Input Resistance | 2.2 | 3.0 | 3.8 | ΚΩ | | | R <sub>ANA IN-</sub> | ANA IN- Input Resistance | 40 | 55.8 | 71 | ΚΩ | | | A <sub>ARP</sub> | ANA IN+ or ANA IN- to AUD OUT<br>Gain | | 25 | | dB | 5 | - **1.** Typical values @ $T_A = 25^{\circ}C$ and 3.0 V. - 2. All min/max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - **3.** $V_{CCA}$ and $V_{CCD}$ connected together. - **4.** $\overline{SS} = V_{CCA} = V_{CCD}$ , $XCLK = MOSI = V_{SSA} = V_{SSD}$ and all other pins floating. - **5.** Measured with AutoMute feature disabled. Table 2-83: AC Parameters (Packaged Parts) | | Table 2-83: AC Parameters (Packaged Pans) | | | | | | | |-------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Character | istic | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | | F <sub>S</sub> | Sampling Frequency | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150D<br>ISD33150D<br>ISD33150I<br>ISD33180<br>ISD33180D<br>ISD33180I<br>ISD33240<br>ISD33240D<br>ISD33240D<br>ISD33240I | | 8.0<br>8.0<br>6.4<br>6.4<br>5.3<br>5.3<br>4.0<br>4.0 | | KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | F <sub>CF</sub> | Filter Pass Band | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150<br>ISD33150D<br>ISD33150I<br>ISD33180<br>ISD33180D<br>ISD33180I<br>ISD33240<br>ISD33240D<br>ISD33240I | | 3.4<br>3.4<br>2.7<br>2.7<br>2.7<br>2.3<br>2.3<br>2.3<br>1.7<br>1.7 | | KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz<br>KHz | 3-dB Roll-Off Point <sup>3,7</sup> | | T <sub>REC</sub> | Record Duration | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150D<br>ISD33150D<br>ISD33180<br>ISD33180D<br>ISD33180D<br>ISD33180D<br>ISD33240<br>ISD33240D<br>ISD33240D | 115.1<br>112.7<br>112.7<br>143.8<br>140.8<br>140.8<br>172.6<br>169.0<br>169.0<br>229.3<br>224.5<br>224.5 | | 124.4<br>125.7<br>125.7<br>155.5<br>157.1<br>157.1<br>186.6<br>188.5<br>188.5<br>249.9<br>259.4<br>259.4 | sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec | Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> | | T <sub>PLAY</sub> | Playback Duration | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150<br>ISD33150D<br>ISD33150I<br>ISD33180<br>ISD33180D<br>ISD33180I<br>ISD33240<br>ISD33240D<br>ISD33240D | 115.1<br>112.7<br>112.7<br>143.8<br>140.8<br>140.8<br>172.6<br>169.0<br>169.0<br>229.3<br>224.5<br>224.5 | | 124.4<br>125.7<br>125.7<br>155.5<br>157.1<br>157.1<br>186.6<br>188.5<br>188.5<br>249.9<br>259.4<br>259.4 | sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec<br>sec | Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Commercial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> Extended <sup>6</sup> Industrial <sup>6</sup> | 2–176 Table 2-83: AC Parameters (Packaged Parts) | Symbol | Characteris | stic | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |--------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>PUD</sub> | Power-Up Delay | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150D<br>ISD33150D<br>ISD33180<br>ISD33180D<br>ISD33180I<br>ISD33240<br>ISD33240D<br>ISD33240D | 23.9<br>23.4<br>23.4<br>29.9<br>29.3<br>29.3<br>35.9<br>35.2<br>35.2<br>47.7<br>46.7 | | 26.0<br>26.2<br>26.2<br>32.4<br>32.8<br>32.8<br>38.9<br>39.3<br>52.1<br>54.1 | msec<br>msec<br>msec<br>msec<br>msec<br>msec<br>msec<br>msec | Commercial Extended Industrial Commercial Extended Industrial Commercial Extended Industrial Commercial Extended Industrial Commercial Extended Industrial | | T <sub>STOP</sub> Or<br>T <sub>PAUSE</sub> | Stop or Pause in<br>Record or Play | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 25.0<br>31.25<br>37.5<br>50.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>RAC</sub> | RAC Clock Period | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150<br>ISD33150D<br>ISD33150I<br>ISD33180<br>ISD33180D<br>ISD33180I<br>ISD33240<br>ISD33240D<br>ISD33240D | 143.8<br>140.8<br>140.8<br>179.7<br>176.0<br>215.6<br>211.1<br>211.1<br>286.6<br>280.6<br>280.6 | | 155.5<br>152.5<br>152.5<br>194.4<br>190.6<br>190.6<br>233.2<br>228.7<br>228.7<br>312.3<br>306.3<br>306.3 | msec<br>msec<br>msec<br>msec<br>msec<br>msec<br>msec<br>msec | | | T <sub>RACLO</sub> | RAC Clock Low Time | ISD33120<br>ISD33120D<br>ISD33120I<br>ISD33150<br>ISD33150D<br>ISD33180<br>ISD33180D<br>ISD33180I<br>ISD33240<br>ISD33240D<br>ISD33240I | 11.9<br>11.7<br>11.7<br>14.9<br>14.6<br>14.6<br>17.9<br>17.6<br>23.8<br>23.3<br>23.3 | | 13.0<br>12.8<br>12.8<br>16.2<br>15.9<br>15.9<br>19.5<br>19.1<br>19.1<br>26.1<br>25.6<br>25.6 | msec<br>msec<br>msec<br>msec<br>msec<br>msec<br>msec<br>msec | Commercial Extended Industrial Commercial Extended Industrial Commercial Extended Industrial Commercial Extended Industrial Commercial Extended Industrial | | T <sub>RACM</sub> | RAC Clock Period in<br>Message Cueing<br>Mode | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 187.5<br>234.4<br>281.3<br>375.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>RACML</sub> | RAC Clock Low Time in<br>Message Cueing<br>Mode | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 15.6<br>19.5<br>23.4<br>31.3 | | μsec<br>μsec<br>μsec<br>μsec | | Min<sup>2</sup> Typ<sup>1</sup> Max<sup>2</sup> **Units Symbol** Characteristic Conditions THD Total Harmonic Distortion % @ 1 KHz 2 Peak-to-Peak $^{4,8,9}$ $V_{IN}$ ANA IN Input Voltage 32 mV Table 2-83: AC Parameters (Packaged Parts) - 1. Typical values @ $T_A = 25^{\circ}C$ and 3.0 V. - 2. All min/max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - 3. Low-frequency cut off depends upon the value of external capacitors (see Pin Descriptions). - Single-ended input mode. In the differential input mode, V<sub>IN</sub> max. for ANA IN+ and ANA IN- is 16 mV peak-to-peak. - **5.** Sampling Frequency can vary as much as $\pm 2.25\%$ over the commercial temperature and voltage ranges, and -6/+4% over the extended temperature, industrial temperature and voltage ranges. For greater stability, an external clock can be utilized (see Pin Descriptions). - 6. Playback and Record Duration can vary as much as ±2.25% over the commercial temperature and voltage ranges and voltage ranges and voltage ranges. For greater stability, an external clock can be utilized (see Pin Descriptions). - 7. Filter specification applies to the antialiasing filter and to the smoothing filter. - **8.** The typical output voltage will be approximately 570 mV peak-to-peak with $V_{IN}$ at 32 mV peak-to-peak. - 9. For optimal signal quality, this maximum limit is recommended. 2 Table 2-84: Absolute Maximum Ratings (Die)<sup>1</sup> | | • , | |---------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | Condition | Value | | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pad | $(V_{SS} - 0.3 \text{ V}) \text{ to} $ $(V_{CC} + 0. \text{ V})$ | | Voltage applied to any pad (Input current limited to ±20 mA) | $(V_{SS} - 1.0V)$ to $(V_{CC} + 1.0V)$ | | Voltage applied to MOSI, SLK, and $\overline{\rm SS}$ pins (Input current limited to $\pm 20$ mA) | (V <sub>SS</sub> – 1.0 V) to<br>(V <sub>CC</sub> + 2.5 V) | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to +7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. **Table 2-85: Operating Conditions (Die)** | Condition | Value | |------------------------------------------------|------------------| | Commercial operating temperature range | 0°C to +50°C | | Supply voltage (V <sub>CC</sub> ) <sup>1</sup> | +2.7 V to +3.3 V | | Ground voltage (V <sub>SS</sub> ) <sup>2</sup> | 0 V | - 1. $V_{CC} = V_{CCA} = V_{CCD}$ - $2. \quad V_{SS} = V_{SSA} = V_{SSD}.$ 2-178 Voice Solutions in Silicon™ Table 2-86: DC Parameters (Die) | Symbol | Parameters | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |----------------------|----------------------------------------------------------|-----------------------|------------------|-----------------------|----------|---------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | V <sub>CC</sub> x 0.2 | V | | | V <sub>IH</sub> | Input High Voltage | V <sub>CC</sub> x 0.8 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 10 \mu\text{A}$ | | V <sub>OL1</sub> | RAC, INT Output Low Voltage | | | 0.4 | > | $I_{OL} = 1 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> - 0.4 | | | ٧ | $I_{OH} = -10 \mu A$ | | lcc | V <sub>CC</sub> Current Operating) — Playback — Record | | 25<br>30 | 30<br>40 | mA<br>mA | $R_{\text{EXT}} = \infty^3$ $R_{\text{EXT}} = \infty^3$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 1 | 10 | μΑ | 3,4 | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | I <sub>HZ</sub> | MISO Tristate Current | | 1 | 10 | μΑ | | | R <sub>EXT</sub> | Output Load Impedance | 5 | | | ΚΩ | | | R <sub>ANA IN+</sub> | ANA IN+ Input Resistance | 2.2 | 3.0 | 3.8 | KΩ | | | R <sub>ANA IN-</sub> | ANA IN– Input Resistance | 40 | 56 | 71 | ΚΩ | | | A <sub>ARP</sub> | ANA IN+ or ANA IN- to AUD OUT Gain | | 25 | | dB | 5 | - **1.** Typical values @ $T_A = 25^{\circ}C$ and 3.0 V. - 2. All min/max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - **3.** $V_{CCA}$ and $V_{CCD}$ connected together. - **4.** $\overline{SS} = V_{CCA} = V_{CCD}$ , $XCLK = MOSI = V_{SSA} = V_{SSD}$ and all other pins floating. - **5.** Measured with AutoMute feature disabled. Table 2-87: AC Parameters (Die) | Symbol | Characteri | stic | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |------------------|--------------------|----------------------------------------------|----------------------------------|--------------------------|----------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>S</sub> | Sampling Frequency | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 8.0<br>6.4<br>5.3<br>4.0 | | KHz<br>KHz<br>KHz<br>KHz | 5<br>5<br>5<br>5 | | F <sub>CF</sub> | Filter Pass Band | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 3.4<br>2.7<br>2.3<br>1.7 | | KHz<br>KHz<br>KHz<br>KHz | 3dB Roll-Off Point <sup>3,6</sup><br>3dB Roll-Off Point <sup>3,6</sup><br>3dB Roll-Off Point <sup>3,6</sup><br>3dB Roll-Off Point <sup>3,6</sup> | | T <sub>REC</sub> | Record Duration | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | 115.1<br>143.8<br>172.6<br>229.3 | | 124.4<br>155.5<br>186.6<br>249.9 | sec<br>sec<br>sec | 5<br>5<br>5<br>5 | Table 2-87: AC Parameters (Die) Min<sup>2</sup> Tyn<sup>1</sup> Max<sup>2</sup> Units | Symbol | Characteri | stic | Min | Тур' | Max | Units | Conditions | |--------------------------------------------|-------------------------------------------------|----------------------------------------------|----------------------------------|----------------------------------|----------------------------------|------------------------------|-------------------------------| | T <sub>PLAY</sub> | Playback Duration | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | 115.1<br>143.8<br>172.6<br>229.3 | | 124.4<br>155.5<br>186.6<br>249.9 | sec<br>sec<br>sec | 5<br>5<br>5<br>5 | | T <sub>PUD</sub> | Power-Up Delay | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | 23.9<br>29.9<br>35.9<br>47.7 | | 26.0<br>32.4<br>38.9<br>52.1 | msec<br>msec<br>msec<br>msec | | | T <sub>STOP</sub> or<br>T <sub>PAUSE</sub> | Stop or Pause in<br>Record or Play | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 25.0<br>31.25<br>37.5<br>50.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>RAC</sub> | RAC Clock Period | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | 143.8<br>179.7<br>215.6<br>286.6 | | 155.5<br>194.4<br>233.2<br>312.3 | msec<br>msec<br>msec<br>msec | | | T <sub>RACLO</sub> | RAC Clock Low Time | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 12.50<br>15.63<br>18.75<br>25.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>RACM</sub> | RAC Clock Period in<br>Message Cueing<br>Mode | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 187.5<br>234.4<br>281.3<br>375.0 | | µsec<br>µsec<br>µsec<br>µsec | | | T <sub>RACML</sub> | RAC Clock Low Time<br>in Message Cueing<br>Mode | ISD33120<br>ISD33150<br>ISD33180<br>ISD33240 | | 15.6<br>19.5<br>23.4<br>31.3 | | µsec<br>µsec<br>µsec<br>µsec | | | THD | Total Harmonic Distort | ion | | 1 | 2 | % | @ 1 KHz | | V <sub>IN</sub> | ANA IN Input Voltage | | | | 32 | mV | Peak-to-Peak <sup>4,7,8</sup> | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 3.0 V. - 2. All min/max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - 3. Low-frequency cut off depends upon the value of external capacitors (see Pin Descriptions). - Single-ended input mode. In the differential input mode, V<sub>IN</sub> max. for ANA IN+ and ANA IN- is 16 mV peak-to-peak. - 5. Sampling Frequency and Duration can vary as much as ±2.25% over the commercial temperature and voltage ranges. For greater stability, an external clock can be utilized. See "PIN DESCRIPTIONS" on page 167. - **6.** Filter specification applies to the antialiasing filter and to the smoothing filter. - 7. The typical output voltage will be approximately 570 mV peak-to-peak with $V_{\rm IN}$ at 32 mV peak-to-peak. - 8. For optimal signal quality, this maximum limit is recommended. 2-180 Voice Solutions in Silicon™ Table 2-88: SPI AC Parameters<sup>1</sup> | Symbol | Characteristics | Min | Max | Units | Conditions | |--------------------------------|---------------------|-----|-------|-------|------------| | T <sub>SSS</sub> | SS Setup Time | 500 | | nsec | | | T <sub>SSH</sub> | SS Hold Time | 500 | | nsec | | | T <sub>DIS</sub> | Data in Setup Time | 200 | | nsec | | | T <sub>DIH</sub> | Data in Hold Time | 200 | | nsec | | | T <sub>PD</sub> | Output Delay | | 500 | nsec | | | T <sub>DF</sub> <sup>(2)</sup> | Output Delay to hiZ | | 500 | nsec | | | T <sub>SSmin</sub> | SS HIGH | 1 | | μѕес | | | T <sub>SCKhi</sub> | SCLK High Time | 400 | | nsec | | | T <sub>SCKlow</sub> | SCLK Low Time | 400 | | nsec | | | F <sub>0</sub> | CLK Frequency | | 1,000 | KHz | | - 1. Typical values @ $T_A = 25^{\circ}C$ and 3.0 V. Timing measured at 50% of the $V_{CC}$ level. - 2. Tristate test condition. ## **TIMING DIAGRAMS** Figure 2-39: Timing Diagram Figure 2-40: 8-Bit Command Format 2 2 Figure 2-41: 16-Bit Command Format Figure 2-42: Playback/Record and Stop Cycle C8 15-25pF Figure 2-43: Application Example Using SPI **NOTE:** This application example is for illustration purposes only. ISD makes no representation or warranty that such application will be suitable for production. **2-184** Voice Solutions in Silicon<sup>™</sup> 2 Figure 2-44: Application Example Using Microwire 1. This application example is for illustration purposes only. ISD makes no representation or warranty that such application will be suitable for production. PIC16C62A ISD33120/150/180/240 MISO MOSI C3 0.1 μF SCLK RC3 RBC AUD OU ANA IN+ R7 RAC AM CAP INT OSC1 幸 LM4860M <u>26</u> AUDIO AMPLIFIER Figure 2-45: Application Example using SPI Port on Microcontroller **NOTE:** This application example is for illustration purposes only. ISD makes no representation or warranty that such application will be suitable for production. #### **ORDERING INFORMATION** #### **Product Number Descriptor Key** When ordering ISD33000 Series devices, please refer to the following part numbers, which are planned to be supported in volume for this product series. Consult the local ISD Sales Representative or Distributor for availability information. | Part Number | Part Number | Part Number | Part Number | |-------------|-------------|-------------|-------------| | ISD33120E | ISD33150E | ISD33180E | ISD33240E | | ISD33120ED | ISD33150ED | ISD33180ED | ISD33240ED | | ISD33120EI | ISD33150EI | ISD33180EI | ISD33240EI | | ISD33120P | ISD33150P | ISD33180P | ISD33240P | | ISD33120PD | ISD33150PD | ISD33180PD | ISD33240S | | ISD33120PI | ISD33150PI | ISD33180PI | ISD33240X | | ISD33120S | ISD33150S | ISD33180S | ISD33240Z | | ISD33120SD | ISD33150SD | ISD33180SD | ISD33240ZD | | ISD33120SI | ISD33150SI | ISD33180SI | ISD33240ZI | | ISD33120X | ISD33150X | ISD33180X | | | ISD33120Z | ISD33150Z | ISD33180Z | | | ISD33120ZD | ISD33150ZD | ISD33180ZD | | | ISD33120ZI | ISD33150ZI | ISD33180ZI | | For the latest product information, access ISD's worldwide website at http://www.isd.com. 2-186 Voice Solutions in Silicon™