# 262,144 x 8 CMOS FLASH MEMORY ## **FEBRUARY 1997** ## **FEATURES** - High performance - 50 ns maximum access time - CMOS low power consumption - 30 mA maximum active current - 100 µA maximum standby current - Compatible with JEDEC-standard byte-wide pinouts - 32-pin DIP - 32-pin PLCC - 32-pin TSOP - Program and erase voltage 12.0V ± 5% - Maximum latch-up immunity through advanced CMOS process - Flash electrical bulk chip-erase - One second typical chip-erase - Fast-pulse programming algorithm - 10 μs (typical) byte-program - 4 second chip-program - Command register architecture for microprocessor/microcontroller compatible write interface - On-chip address and data latches for programming - Advanced CMOS flash memory technology - Low cost single transistor memory cell - · Integrated program/erase stop timer ## **BLOCK DIAGRAM** ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 1996, Integrated Silicon Solution, Inc. #### DESCRIPTION The ISSI IS28F020 is a high-speed, low-power,262,144 bytes of eight bits CMOS flash memory. It offers the most cost-effective and reliable alternative for read/write nonvolatile RAM. The IS28F020 adds electrical chip-erasure and reprogramming to familiar EPROM technology. Memory contents can be rewritten in a test socket; PROM-programmer socket; onboard during subassembly test; in-system during final test; and in-system after-sale. Finally, the highest degree of latch-up protection is achieved with special layout. Prevention of latch-up is provided for stresses up to 100 mA on address and data pins from –1V to Vcc + 1V. The IS28F020 is available in 32-pin DIP, 32-lead PLCC and 32-pin TSOP packages. Pin assignments conform to JEDEC standards for byte-wide EPROMS. ## PIN DESCRIPTIONS | A0-A17 | Address Inputs | | | | |---------|------------------------|--|--|--| | DQ0-DQ7 | Data Inputs/Outputs | | | | | CE (E) | Chip Enable Input | | | | | ŌĒ (G) | Output Enable Input | | | | | WE (W) | Write Enable Input | | | | | Vcc | Power Supply Voltage | | | | | VPP | Program Supply Voltage | | | | | GND | Ground | | | | | NC | No Internal Connection | | | | # PIN CONFIGURATIONS 32-Pin DIP ## 32-Pin PLCC #### 32-Pin TSOP #### PRINCIPLES OF OPERATION ISSI's IS28F020 flash memory augments EPROM functionality with in-circuit electrical erasure and reprogramming. The IS28F020 uses a command register to manage this functionality. The command register allows for 100% TTL-level control inputs and fixed power supply levels during erasure and programming, while maintaining maximum EPROM compatibility. With the Vpp pin at a low voltage level, the IS28F020 is a read-only memory. With the Vpp pin at a high voltage level, the same EPROM read, standby, and output disable operations are available along with enabling erasure and programming operations. All functions associated with altering memory contents—ISSI identifier, erase, erase verify, program, and program verify—are accessed via the command register. Command codes are written to the command register using standard microprocessor write timings. Contents of the command register serve as instruction codes input to an internal state-machine which controls the erase and programming circuitry. With the appropriate command codes written to the register, standard microprocessor read timings may output array data, access the ISSI identifier codes, or output data for erase and program verification. Table 2 defines these IS28F020 command codes. #### **Integrated Stop Timer** The program or erase time durations are normally terminated by associated program or erase verify commands. An integrated stop timer provides simplified timing control over these operations; thus eliminating the need for maximum program/erase timing specifications. Programming and erase pulse durations are minimums only. When the stop timer terminates a program or erase operation, the device enters an inactive state and remains inactive until receiving the appropriate verify or reset command. ### **Write Protection** The IS28F020 uses a two-step program/erase write sequence to the command register which provides additional software write protections. The command register is active when VPP = VPPH. When VPP = VPPL, the contents of the command register default to 00H, making the IS28F020 a read-only memory. The system designer may choose to make the VPP power-supply switchable or to "hardwire" VPP = VPPH. The IS28F020 is designed to accommodate either design practice, and to encourage optimization of the processor-memory interface. ### **BUS OPERATIONS** #### Read The IS28F020 has $\overline{\text{CE}}$ and $\overline{\text{OE}}$ control signals. To obtain data at the output, both control signals must be brought low. Chip-Enable ( $\overline{\text{CE}}$ ) is used for device selection. Output-Enable ( $\overline{\text{OE}}$ ) is used to gate data from the output pins, when the device is selected by asserting $\overline{\text{CE}}$ LOW. Refer to AC read timing waveforms. When VPP is HIGH (VPPH), the read operation can be used to access array data, to output the ISSI identifier codes, and to access data for program/erase verification. When VPP is LOW (VPPL), the read operation can only access the array data. #### **Output Disable** When $\overline{OE}$ is HIGH (ViH), device output is disabled. The output pins are placed in a high-impedance state. ## Standby When $\overline{\text{CE}}$ is HIGH, the standby operation disables most of the IS28F020's circuitry and substantially reduces device power consumption. The outputs are placed in a high-impedance state, independent of the Output Enable signal. If the IS28F020 is deselected during erasure, programming, or program/erase verification, the device draws active current until the operation is terminated. #### **ISSI Identifier Operation** The ISSI identifier operation outputs the manufacturer code (D5H) and device code (B4H). Programming equipment automatically matches the device with its proper erase and programming algorithms. With $\overline{\text{CE}}$ and $\overline{\text{OE}}$ both LOW, raising A9 to high voltage, V<sub>ID</sub> activates the ISSI identifier operation. Data read from locations 0000H and 0001H represent the manufacturer's code and the device code, respectively. The manufacturer code and device code can also be read via the command register, for example, when the IS28F020 is erased and reprogrammed in the target system. Following a write of 90H to the command register, a read from address location 0000H outputs the manufacturer code (D5H). A read from address 0001H outputs the device code (BDH). TABLE 1. IS28F020 BUS OPERATIONS(1) | | | | | | Pins | | | | |------------|------------------------|----------------|----|----------------|------|----|----|------------------------| | | Operation | $V_{PP^{(2)}}$ | Α0 | <b>A9</b> | CE | OE | WE | DQ0-DQ7 | | READ-ONLY | Read | VPPL | A0 | A9 | L | L | Н | Data Out | | | Output Disable | VPPL | Х | Х | L | Н | Н | Tri-State | | | Standby | VPPL | Χ | Х | Н | Х | Х | Tri-State | | | ISSI Identifier Mfr | VPPL | L | $V_{ID^{(3)}}$ | L | L | Н | Data = D5H | | | ISSI Identifier Device | Vppl | Н | $V_{ID^{(3)}}$ | L | L | Н | Data = BDH | | READ/WRITE | Read | VPPH | A0 | A9 | L | L | Н | Data Out(4) | | | Output Disable | VPPH | Χ | Χ | L | Н | Н | Tri-State | | | Standby | VPPH | Χ | Χ | Н | Χ | Х | Tri-State | | | Write | VPPH | A0 | A9 | L | Н | L | Data In <sup>(5)</sup> | #### **NOTES:** - 1. $L = V_{IL}$ ; $H = V_{IH}$ ; X = Don't Care - 2. Refer to DC Characteristics. - 3. VID is the ISSI identifier high voltage. Refer to DC Characteristics. - 4. Read operations with VPP=VPPH may access array data or the ISSI identifier codes. - 5. Refer to Table 2 for valid Data-In during a write operation. **TABLE 2. COMMAND DEFINITIONS** | | Bus<br>Cycles | F | irstBusCycl | e | Se | condBusCy | cle | |-----------------------|---------------|--------------------------|------------------------|---------------------|--------------------------|------------------------|---------------------| | Command | Req'd | Operation <sup>(1)</sup> | Address <sup>(2)</sup> | Data <sup>(2)</sup> | Operation <sup>(1)</sup> | Address <sup>(2)</sup> | Data <sup>(2)</sup> | | Read Memory | 1 | Write | Х | 00H | | | | | Read ISSI Identifier | 3 | Write | Х | 90H | Read | 0000H | D5H | | Codes (Mrf/Dev) | | | | | | 0001H | BDH | | Setup Erase/Erase | 2 | Write | Х | 20H | Write | Х | 20H | | Erase Verify | 2 | Write | EA | A0H | Read | Х | EVD | | Setup Program/Program | 2 | Write | Х | 40H | Write | PA | PD | | Program Verify | 2 | Write | Χ | C0H | Read | Х | PVD | | Reset | 2 | Write | Х | FFH | Write | Х | FFH | #### **NOTES:** - 1. Bus operations are defined in Table 1. - 2. EA = Address of memory location to be read during erase verify. - PA = Address of memory location to be programmed. - EVD = Data read from location EA during erase verify. - PD = Data to be programmed at location PA. Data is latched on the rising edge of Write-Enable. - PVD = Data read from location PA during program verify. PA is latched on the program command. #### Write With the VPP pin at high voltage level, device erasure and programming are accomplished via the command register. The contents of the command register serve as input to the internal state-machine. The state-machine outputs dictate the function of the device. The command register itself does not occupy an addressable memory location. The register is a latch used to store the command, along with address and data information needed to execute the command. The command register is written by bringing $\overline{WE}$ low $(V_{IL})$ , while $\overline{CE}$ is LOW. Addresses are latched on the falling edge of $\overline{WE}$ , while data is latched on the rising edge of the $\overline{WE}$ pulse. Standard microprocessor write timings are used. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. #### **COMMAND DEFINITIONS** With the VPP pin at the low voltage level, the contents of the command register default to 00H, enabling read-only operations. With the VPP pin at high voltage, enabling read/write operations. Device operations are selected by writing specific command codes to the command register. Table 2 defines these IS28F020 register commands. #### Read Command (00H) While VPP = VPPH, for erasure and programming, memory contents can be accessed via the read command. The read operation is initiated by writing 00H to the command register. Standard microprocessor read cycles retrieve array data. The device remains enabled for reads until the command register contents are altered. Upon VPP power-up, the default value of the command register is 00H. This default value ensures that no spurious alteration of memory contents occurs during the VPP power transition. Where the VPP supply is hard-wired to the IS28F020, the device powers-up and remains enabled for reads until the command-register content is changed. Refer to the AC Read Characteristics and Waveforms for specific timing parameters. #### **ISSI Identifier Command (90H)** The ISSI's IS28F020 flash memory is intended for use in applications where the local CPU alters memory contents. As such, manufacturer- and device-codes must be accessible while the device resides in the target system. The IS28F020 contains an ISSI identifier operation to supplement traditional PROM-programming methods. This operation is initiated by writing 90H to the command register. Following the command write, a read cycle from address 0000H retrieves the manufacturer code of D5H. A read cycle from address 0001H returns the device code of BDH. To terminate the operation, it is necessary to write another valid command to the register. #### Setup Erase/Erase Commands (20H/20H) Two-step sequence of setup erase operation followed by erase operation ensures that the memory content is not accidentally erased. The setup erase operation is initiated by writing 20H to the command register. Setup erase is a command-only operation that instructs the device for electrical erasure of all bytes in the array. The erase command (20H) must again be written to the register. The erase command erases all bytes of the array in parallel. The erase operation begins with the rising edge of the Write-Enable pulse and terminates with the rising edge of the next Write-Enable pulse (i.e., Erase-Verify Command). Refer to AC Erase Characteristics and Waveforms for specific timing parameters. ## **Erase-Verify Command (A0H)** After each erase operation, all bytes must be verified. The erase-verify operation is initiated by writing A0H into the command register prior to each byte verification to latch its address. The address for the byte to be verified must be ready as it is latched on the falling edge of the Write-Enable control signal. The IS28F020 applies an internally-generated margin voltage to the addressed byte. Reading FFH from the addressed byte indicates that all bits in the byte are erased. The process continues for each byte in the array until a byte does not return data FFH , or the last address is accessed. In the case where the data read is not FFH, user should perform another erase operation. (Refer to Setup Erase/Erase). Then verification can resume from the address of the last verified byte. Once all bytes in the array have been verified, the erase step is complete. The device can be reprogrammed. At this point, the verify operation is terminated by writing a valid command (e.g., Program Setup) to the command register. Figure 2, the Fast-Erase algorithm, illustrates how commands and bus operations are combined to perform electrical erasure of the IS28F020. Refer to AC Erase Characteristics and Waveforms for specific timing parameters. ## Setup Program/Program Commands (40H) The setup program operation is initiated by writing 40H to the command register. It is a command-only operation that instructs the device for byte programming. Once the setup program operation is performed, the next Write-Enable pulse causes a transition to an active programming operation. Addresses are internally latched on the falling edge of the Write-Enable pulse. Data is internally latched on the rising edge of Write-Enable pulse. The rising edge of Write-Enable also begins the programming operation. The IS28F020 is programmed on a byte-by-byte basis. Byte programming may occur sequentially or at random. The programming operation terminates with the next rising edge of Write-Enable that used to write the program-verify command. Refer to AC Programming Characteristics and Waveforms for specific timing parameters. ## **Program-Verify Command (C0H)** Following each programming operation, the byte just programmed must be verified. The program-verify operation is initiated by writing COH to the command register. It instructs the device for verification of the byte last programmed. The IS28F020 applies an internally-generated margin voltage to the byte. A standard microprocessor read cycle may output the data. If a comparison between the programmed byte and the true data is successful, programming then proceeds to the next desired byte location. Figure 1, the IS28F020 Fast-Pulse programming algorithm, illustrates how commands are combined with bus operations to perform byte programming. Refer to AC Programming Characteristics and Waveforms for specific timing parameters. ## **Reset Command (FFH)** A reset command is used to abort the erase- or program-command sequences safely. Following either setup erase operation or setup program operation with two consecutive writes of FFH will safely abort the operation. Memory contents will not be altered. A valid command must then be written to place the device in the desired state. #### ERASE/PROGRAM CYCLING The IS28F020 is programmed and erased using ISSI's Fast-Pulse programming and Fast-Erase algorithms. The algorithmic approach uses a series of pulses, along with byte verification, to completely and reliably erase and program the device. ## **FAST-PULSE PROGRAMMING ALGORITHM** The IS28F020 is programmed on a byte-by-byte basis using 10 µs duration programming pulse in accordance with ISSI's Fast-Pulse programming algorithm. Each operation is followed by a byte verification to determine when the addressed byte has been successfully programmed. The algorithm allows for up to 25 programming operations per byte, although most bytes verify on the first or second operation. The entire sequence of programming and byte verification is performed with VPP at high voltage. Figure 1 illustrates the Fast-Pulse Programming algorithm. ## **FAST-ERASE ALGORITHM** The erase operation erases all bytes of the array in parallel. The entire device is bulk erased using 10 ms duration erase pulse in accordance with ISSI's Fast-Erase algorithm. The Fast-Erase algorithm yields fast and reliable electrical erasure of memory contents. The algorithm employs a Fowler-Nordheim tunneling to simultaneously remove charge from all bits in the array. Erasure begins with a read of memory contents. The IS28F020 is erased when shipped from the factory. Reading FFH data from the device would immediately be followed by device programming. For devices being erased and reprogrammed, uniform and reliable erasure is ensured by first programming all bits in the device to their charged state (Data=00H). This is accomplished, using the Fast-Pulse Programming algorithm, in approximately two seconds. Erase execution then continues with an initial erase operation. Erase verification (Data=FFH) begins at address 0000H and continues through the array to the last address, or until data other than FFH is encountered. With each erase operation, an increasing number of bytes verify to the erased state. Erase efficiency may be improved by storing the address of the last byte verified in a register. Following the next erase operation, verification starts at that stored address location. Erasure typically occurs in one second. Figure 2 illustrates the Fast-Erase algorithm. ## FIGURE 1. IS28F020 FAST-PULSE PROGRAMMING ALGORITHM(1) #### NOTES: - 1. The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the device. - 2. See DC Characteristics for the value of VPPH and VPPL. - 3. Program Verify is only performed after byte programming. A final read/compare may be performed (optional) after the register is written with the Read command. - 4. Refer to principles of operation. ## FIGURE 2. IS28F020 FAST-ERASE ALGORITHM(1) #### NOTES: - 1. The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the device. - 2. See DC Characteristics for the value of VPPH and VPPL. - 3. Program Verify is only performed after byte programming. A final read/compare may be performed (optional) after the register is written with the Read command. - 4. Refer to principles of operation. - 5. Erase Verify is performed only after chip-erasure. A final read/compare may be performed (optional) after the register is written with the Read command. ## ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |--------|--------------------------------------|---------------------------|------| | VTERM | Terminal Voltage with Respect to GND | | | | | During Erase/Program | $-2.0$ to $+14.0^{(2,3)}$ | V | | | Any Pin | $-2.0$ to $+7.0^{(3)}$ | V | | | A9 | $-2.0$ to $+13.5^{(2,3)}$ | V | | | Vcc | $-2.0$ to $+7.0^{(2)}$ | V | | TA | Commercial Operating Temperature | | | | | During Read | 0 to +70 | °C | | | During Read | 0 to +70 | °C | | TA | Industrial Operating Temperature | | | | | During Read | -40 to +85 | °C | | | During Read | -40 to +85 | °C | | TBIAS | Temperature Under Bias | -10 to +80 | °C | | Тѕтс | Storage Temperature | -65 to +125 | °C | #### Notes: - Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods less than 10 ns. Maximum DC voltage on output pins is Vcc + 0.5V, which may overshoot to Vcc + 2.0V for periods less than 10 ns - 3. Maximum DC voltage on A9 or VPP may overshoot to +14.0V for periods less than 20 ns. - 4. No more than one output shorted at one time. Duration of short shall not exceed one second. ## **OPERATING RANGE** | Range | Ambient Temperature | Vcc | |---------------|---------------------|----------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial(1) | -40°C to +85°C | 5V ± 10% | #### Note: 1. Operating ranges define those limits between which the functionally of the device is guaranteed. ## **CAPACITANCE** | Symbol | Parameter | Conditions | Тур. | Max. | Unit | |--------|--------------------|------------|------|------|------| | Cin | Input Capacitance | VIN = 0V | _ | 6 | pF | | Соит | Output Capacitance | Vout = 0V | _ | 12 | pF | ## DC CHARACTERISTICS: TTL/NMOS COMPATIBLE | Symbol | Parameter Description | <b>Test Conditions</b> | | Min. | Max. | Unit | |-------------|----------------------------------|---------------------------------------------------------------------------------|--------------|------|------------|------| | lu | Input Leakage Current | Vcc = Vcc Max.,<br>Vin = Vcc or GND | | _ | ±1.0 | μА | | lLO | Output Leakage Current | Vcc = Vcc Max.,<br>Vout = Vcc or GND | | _ | ±10 | μΑ | | Iccs | Vcc Standby Current | $Vcc = Vcc Max., \overline{CE} = Vih$ | | _ | 1.0 | mΑ | | Icc1 | Vcc Active Read Current | Vcc = Vcc Max., $\overline{CE}$ = Vil., $\overline{OE}$ = Iout = 0 mA, at 6 MHz | = VIH | _ | 30 | mA | | lcc2 | Vcc Programming Current | CE = VI∟<br>Programming in Process | Com.<br>Ind. | _ | 10<br>30 | mA | | lcc3 | Vcc Erase Current | CE = VIL<br>Erasure in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | Icc4 | Vcc Program Verify Current | VPP = VPPH Program Verify in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | lcc5 | Vcc Erase Verify Current | VPP = VPPH<br>Erase Verify in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | IPPS | VPP Leakage Current | V <sub>PP</sub> ≤ V <sub>C</sub> C | | _ | ±10 | μΑ | | IPP1 | VPP Read Current | VPP > VCC<br>VPP ≤ VCC | | _ | 200<br>±10 | μΑ | | IPP2 | VPP Programming Current | VPP = VPPH Programming in Process | | _ | 30 | mA | | IPP3 | VPP Erase Current | VPP = VPPH<br>Erasure in Process | | _ | 30 | mA | | IPP4 | VPP Program Verify Current | VPP = VPPH Program Verify in Process | | _ | 5.0 | mA | | IPP5 | VPP Erase Verify Current | VPP = VPPH<br>Erase Verify in Process | | _ | 5.0 | mA | | VIL | Input Low Voltage | | | -0.5 | 0.8 | V | | Vih | Input High Voltage | | | 2.0 | Vcc + 0.5 | V | | Vol | Output Low Voltage | IoL = 5.8 mA, Vcc = Vcc Min. | | _ | 0.45 | V | | Voн1 | Output High Voltage | IoH = -2.5 mA, $Vcc = Vcc Min$ . | | 2.4 | _ | V | | VID | A9 Auto Select Voltage | A9 = VID | | 11.5 | 13.0 | V | | <b>I</b> ID | A9 Auto Select Current | A9 = VID Max., Vcc = Vcc Max. | | | 200 | μΑ | | VPPL | VPP During Read-Only Operations | <b>Note:</b> Erase/Program are inhibited when VPP = VPPL | | 0.0 | Vcc + 2.0 | V | | VPPH | VPP During Read/Write Operations | | | 11.4 | 12.6 | V | | Vlko | Vcc Erase/Write Lock Voltage | | | 2.5 | _ | V | ## DC CHARACTERISTICS: CMOS COMPATIBLE | Symbol | Parameter Description | Test Conditions | | Min. | Max. | Unit | |--------|------------------------------------|-------------------------------------------------------------------------------------------|--------------|----------|-----------|------| | lu | Input Leakage Current | Vcc = Vcc Max.,<br>Vın = Vcc or GND | | _ | ±1.0 | μΑ | | Іго | Output Leakage Current | Vcc = Vcc Max.,<br>Vout = Vcc or GND | | _ | ±10 | μΑ | | Iccs | Vcc Standby Current | Vcc = Vcc Max., $\overline{\sf CE}$ = Vcc ± 0 | ).2V | _ | 100 | μΑ | | lcc1 | Vcc Active Read Current | Vcc = Vcc Max., $\overline{CE}$ = V <sub>I</sub> L, $\overline{OE}$ lout = 0 mA, at 6 MHz | = VIH | _ | 30 | mA | | Icc2 | Vcc Programming Current | CE = V <sub>I</sub> ∟<br>Programming in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | lcc3 | Vcc Erase Current | CE = VIL<br>Erasure in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | Icc4 | Vcc Program Verify Current | V <sub>PP</sub> = V <sub>PPH</sub><br>Program Verify in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | Icc5 | Vcc Erase Verify Current | Vpp = Vppн<br>Erase Verify in Process | Com.<br>Ind. | _ | 15<br>30 | mA | | IPPS | VPP Leakage Current | VPP ≤ VCC | | _ | ±10 | μΑ | | IPP1 | VPP Read Current | VPP > VCC | | _ | 200 | μΑ | | IPP2 | VPP Programming Current | VPP = VPPH Programming in Process | | _ | 30 | mA | | IPP3 | VPP Erase Current | V <sub>PP</sub> = V <sub>PPH</sub><br>Erasure in Process | | _ | 30 | mA | | IPP4 | VPP Program Verify Current | V <sub>PP</sub> = V <sub>PPH</sub><br>Program Verify in Process | | _ | 5.0 | mA | | IPP5 | VPP Erase Verify Current | VPP = VPPH<br>Erase Verify in Process | | _ | 5.0 | mA | | VIL | Input Low Voltage | | | -0.5 | 0.8 | V | | ViH | Input High Voltage | | | 0.7Vcc | Vcc + 0.5 | V | | Vol | Output Low Voltage | IoL = 5.8 mA, Vcc = Vcc Min. | | _ | 0.45 | V | | Voн1 | Output High Voltage | Iон = −2.5 mA, Vcc = Vcc Min | | 0.85 x V | с — | V | | Voн1 | Output High Voltage | Іон = −100 μA, Vcc = Vcc Min | | Vcc - 0. | 4 — | V | | VID | A9 Auto Select Voltage | A9 = VID | | 11.5 | 13.0 | V | | IID | A9 Auto Select Current | A9 = VID Max., Vcc = Vcc Max | ζ. | _ | 200 | μΑ | | VPPL | VPP During Read-Only<br>Operations | Note: Erase/Program are inhibited when VPP = VPPL | | 0.0 | Vcc + 2.0 | V | | Vррн | VPP During Read/Write Operations | | | 11.4 | 12.6 | V | | Vlko | Vcc Erase/Write Lock Voltage | | | 2.5 | _ | V | ## **SWITCHING CHARACTERISTICS**(1): **READ ONLY** (Over Operating Range) | JEDEC<br>Symbol | Std.<br>Symbol | Parameter | -5<br>Min. | - | -5<br>Min. | | -7<br>Min. | - | -9<br>Min. | 0<br>Max. | -1:<br>Min. | 20<br>Max | Unit | |-----------------|----------------|--------------------------------------------------------------------------------------------|------------|----|------------|----|------------|----|------------|-----------|-------------|-----------|------| | tavav | trc | Read Cycle Time | 50 | _ | 55 | _ | 70 | _ | 90 | _ | 120 | _ | ns | | telqv | tce | Chip Enable Access Time | _ | 50 | _ | 55 | _ | 70 | _ | 90 | _ | 120 | ns | | tavqv | tacc | Address Access Time | _ | 50 | _ | 55 | _ | 70 | _ | 90 | _ | 120 | ns | | tglqv | toe | Output Enable Access Time | _ | 23 | _ | 25 | _ | 28 | _ | 35 | _ | 50 | ns | | telqx | tız | Chip Enable to Output in Low Z | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tehqz | tor | Chip Disable to Output in High Z | _ | 33 | _ | 33 | _ | 35 | _ | 45 | _ | 50 | ns | | tglqx | tolz | Output Enable to Output in Low Z | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tghqz | tor | Output Disable to Output in High Z | _ | 30 | _ | 30 | _ | 30 | _ | 30 | 30 | _ | ns | | taxqx | tон | Output Hold from First of Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ Change | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | twhgl | | Write Recovery Time before Read | 6 | _ | 6 | _ | 6 | _ | 6 | _ | 6 | _ | μs | #### Notes: ## SWITCHING WAVEFORM: READ ONLY ## SWITCHING CHARACTERISTICS: WRITE/ERASE PROGRAM<sup>(1)</sup> (Over Operating Range) | JEDEC<br>Symbol | Std.<br>Symbol | Parameter | -50<br>Min. Max. | -55<br>Min. Max. | -70<br>Min. Max. | -90<br>Min. Max. | -120<br>Min. Max | Unit | |-----------------|----------------|--------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------| | tavav | twc | Write Cycle Time | 50 — | 55 — | 70 — | 90 — | 120 — | ns | | tavwl | tas | Addess Setup Time | 0 — | 0 — | 0 — | 0 — | 0 — | ns | | twLax | <b>t</b> AH | Address Hold Time | 35 — | 40 — | 40 — | 40 — | 40 — | ns | | tovwh | tos | Data Setup Time | 40 — | 40 — | 40 — | 40 — | 40 — | ns | | twhdx | tдн | Data Hold Time | 10 — | 10 — | 10 — | 10 — | 10 — | ns | | twhgl | twr | Write Recovery Time before Read | 6 — | 6 — | 6 — | 6 — | 6 — | μs | | tghwl | | Read Recovery Time before Write | 0 — | 0 — | 0 — | 0 — | 0 — | μs | | telwl | tcs | Chip Enable Setup Time before Write | 15 — | 15 — | 15 — | 15 — | 15 — | ns | | twheh | tсн | Chip Enable Hold Time | 0 — | 0 — | 0 — | 0 — | 0 — | ns | | twlwh | twp | Write Pulse Width | 20 — | 35 — | 40 — | 40 — | 60 — | ns | | twhwL | twph | Write Pulse Width HIGH | 20 — | 20 — | 20 — | 20 — | 20 — | ns | | twnwh1 | | Duration of Programming Operation <sup>(2)</sup> | 10 — | 10 — | 10 — | 10 — | 10 — | μs | | twhwh2 | | Duration of Erase Operation <sup>(2)</sup> | 9.5 — | 9.5 — | 9.5 — | 9.5 — | 9.5 — | ms | | tvpel | | VPP Setup Time to Chip Enable LOW | 1.0 — | 1.0 — | 1.0 — | 1.0 — | 1.0 — | μs | #### Notes: <sup>1.</sup> Read timing characteristics during read/write operations are the same as during read-only operations. Refer to AC Characteristics for Read Only operations. <sup>2.</sup> The integrated stop timer terminates the programming/erase operations, thereby eliminating the need for a maximum specification. ## SWITCHING WAVEFORM: ERASE OPERATION ## **SWITCHING WAVEFORM: PROGRAMMING OPERATION** # SWITCHING CHARACTERISTICS: ALTERNATIVE CE-CONTROLLED WRITES<sup>(1)</sup> (Over Operating Range) | JEDEC<br>Symbol | Std.<br>Symbol | Parameter | -50<br>Min. Max. | -55<br>Min. Max. | -70<br>Min. Max. | -90<br>Min. Max. | -120<br>Min. Max | Unit | |-----------------|----------------|--------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------| | tavav | twc | Write Cycle Time | 50 — | 55 — | 70 — | 90 — | 120 — | ns | | tavel | tas | Addess Setup Time | 0 — | 0 — | 0 — | 0 — | 0 — | ns | | telax | tан | Address Hold Time | 35 — | 40 — | 50 — | 50 — | 55 — | ns | | toveh | tos | Data Setup Time | 40 — | 40 — | 40 — | 40 — | 45 — | ns | | tehdx | tон | Data Hold Time | 10 — | 10 — | 10 — | 10 — | 10 — | ns | | tehgl | twr | Write Recovery Time before Read | 6 — | 6 — | 6 — | 6 — | 6 — | μs | | tghel | | Read Recovery Time before Write | 0 — | 0 — | 0 — | 0 — | 0 — | μs | | twlel | | Write Enable Setup Time before Chip Enable | 0 — | 0 — | 0 — | 0 — | 0 — | ns | | tehwh | | Write Enable Hold Time | 0 — | 0 — | 0 — | 0 — | 0 — | ns | | teleh | twp | Write Pulse Width | 20 — | 35 — | 50 — | 50 — | 70 — | ns | | tehel | twph | Write Pulse Width HIGH | 20 — | 20 — | 20 — | 20 — | 20 — | ns | | teheh1 | | Duration of Programming Operation <sup>(2)</sup> | 10 — | 10 — | 10 — | 10 — | 10 — | μs | | teheh2 | | Duration of Erase Operation <sup>(2)</sup> | 9.5 — | 9.5 — | 9.5 — | 9.5 — | 9.5 — | ms | | tvpel | | VPP Setup Time to Chip Enable LOW | 1.0 — | 1.0 — | 1.0 — | 1.0 — | 1.0 — | μs | #### Notes: <sup>1.</sup> Chip Enable Controlled Writes: Write operations are driven by the valid combination of Chip Enable and Write Enable. In system where Chip Enable defines the write pulse width all setup, hold and inactive Write Enable times should be measured relative to the Chip Enable waveform. <sup>2.</sup> The integrated stop timer terminates the programming/erase operations, thereby eliminating the need for a maximum specification. ## ALTERNATIVE SWITCHING WAVEFORM: PROGRAMMING OPERATION #### Notes: 1. Alternative $\overline{\text{CE}}\text{-Controlled}$ Write Timings also apply to Erase Operations. ## ORDERING INFORMATION Commerical Range: 0°C to +70°C | Speed (ns) | Order Part No. | Package | |------------|----------------|------------------------------------| | 50 | IS28F020-50W | 600-mil Plastic DIP | | 50 | IS28F020-50PL | PLCC - Plastic Leaded Chip Carrier | | 50 | IS28F020-50T | TSOP | | 55 | IS28F020-55W | 600-mil Plastic DIP | | 55 | IS28F020-55PL | PLCC – Plastic Leaded Chip Carrier | | 55 | IS28F020-55T | TSOP | | 70 | IS28F020-70W | 600-mil Plastic DIP | | 70 | IS28F020-70PL | PLCC – Plastic Leaded Chip Carrier | | 70 | IS28F020-70T | TSOP | | 90 | IS28F020-90W | 600-mil Plastic DIP | | 90 | IS28F020-90PL | PLCC – Plastic Leaded Chip Carrier | | 90 | IS28F020-90T | TSOP | | 120 | IS28F020-12W | 600-mil Plastic DIP | | 120 | IS28F020-12PL | PLCC – Plastic Leaded Chip Carrier | | 120 | IS28F020-12T | TSOP | ## **ORDERING INFORMATION** Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|---------------------------------|-----------------------------------------| | 50<br>50 | IS28F020-50PLI<br>IS28F020-50TI | PLCC – Plastic Leaded Chip Carrier TSOP | | 55<br>55 | IS28F020-55PLI<br>IS28F020-55TI | PLCC – Plastic Leaded Chip Carrier TSOP | | 70<br>70 | IS28F020-70PLI<br>IS28F020-70TI | PLCC – Plastic Leaded Chip Carrier TSOP | | 90<br>90 | IS28F020-90PLI<br>IS28F020-90TI | PLCC – Plastic Leaded Chip Carrier TSOP | | 120<br>120 | IS28F020-12PLI<br>IS28F020-12TI | PLCC – Plastic Leaded Chip Carrier TSOP | ## Integrated Silicon Solution, Inc. 2231 Lawson Lane Santa Clara, CA 95054 Tel: 1-800-379-4774 Fax: (408) 588-0806 e-mail: sales@issiusa.com