8192-word x 8-bit Electrically Erasable and Programmable CMOS ROM # **HITACHI** Rev. 1.0 Apr. 12, 1995 The Hitachi HN58C65 is a electrically erasable and programmable ROM organized as 8192-word × 8-bit. It realizes high speed, low power consumption, and a high level of reliability, employing advanced MNOS memory technology and CMOS process and circuitry technology. It also has a 32-byte page programming function to make its erase and write operations faster. #### **Features** - Single 5 V supply - On-chip latches: address, data, $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ - Automatic byte write: 10 ms max - Automatic page write (32 bytes): 10 ms max - Fast access time: 250 ns max - Low power dissipation: 20 mW/MHz typ (active) 2.0 mW typ (standby) - Data polling, RDY/Busy - Data protection circuit on power on/off - · Conforms to JEDEC byte-wide standard - · Reliable CMOS with MNOS cell technology - 10<sup>5</sup> erase/write cycles (in page mode) - 10 year data retention #### **Ordering Information** | Type No. | Access time | Package | |--------------|-------------|---------------------------------------------| | HN58C65P-25 | 250 ns | 600 mil<br>28-pin<br>plastic DIP<br>(DP-28) | | HN58C65FP-25 | 250 ns | 28-pin *1<br>plastic SOP<br>(FP-28D/DA) | Notes: T is added to the end of Type No. for a SOP of 3.0 mm (max) thickness. ### **Pin Arrangement** ### **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0-A12 | Address input | | I/O0–I/O7 | Data input/output | | ŌE | Output enable | | CE | Chip enable | | WE | Write enable | | V <sub>CC</sub> | Power (+5 V) | | V <sub>SS</sub> | Ground | | NC | No connection | | RDY/Busy | Ready/Busy | ### **Block Diagram** #### **Mode Selection** | Pin Mode | CE | ŌĒ | WE | RDY/Busy | 1/0 | |---------------|-----------------|-----------------|-----------------|---------------------------|-----------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | High-Z | Dout | | Standby | V <sub>IH</sub> | ×*1 | × | High-Z | High-Z | | Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | High-Z to V <sub>OL</sub> | Din | | Deselect | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z | High-Z | | Write inhibit | × | × | V <sub>IH</sub> | High-Z | _ | | | × | V <sub>IL</sub> | Х | High-Z | _ | | Data polling | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>OL</sub> | Data out (I/O7) | Note: 1. $\times$ = Don't care ### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |-------------------------------|-----------------|----------------------------|------| | Supply voltage *1 | V <sub>CC</sub> | -0.6 to +7.0 | V | | Input voltage *1 | Vin | -0.5* <sup>2</sup> to +7.0 | V | | Operating temperature range*3 | Topr | 0 to +70 | °C | | Storage temperature range | Tstg | -55 to +125 | °C | - Notes: 1. With respect to $V_{SS}$ 2. Vin min = -3.0 V for pulse width $\leq 50$ ns 3. Including electrical characteristics and data retention. ### **Recommended DC Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------|-----------------|------|-----|---------------------|------| | Supply voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | V | | Input voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | | | V <sub>IH</sub> | 2.2 | _ | V <sub>CC</sub> + 1 | V | | Operating temperature | Topr | 0 | _ | 70 | °C | # DC Characteristics (Ta=0 to +70°C, $V_{CC}$ = 5 V ±10 %) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------------------------------|------------------|--------------------|-----|---------------------|------|------------------------------------------------------------------------| | Input leakage current | ILI | _ | _ | 2 | μΑ | V <sub>CC</sub> = 5.5 V, Vin = 5.5 V | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | V <sub>CC</sub> = 5.5 V, Vout = 5.5/0.4 V | | V <sub>CC</sub> current (standby) | I <sub>CC1</sub> | _ | _ | 1 | mA | $\overline{CE} = V_{IH}, \overline{CE} = V_{CC}$ | | V <sub>CC</sub> current (active) | I <sub>CC2</sub> | _ | _ | 8 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 1 µs at V <sub>CC</sub> = 5.5 V | | | | _ | _ | 25 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 250 ns at V <sub>CC</sub> = 5.5 V | | Input low voltage | V <sub>IL</sub> | -0.3* <sup>1</sup> | _ | 0.8 | V | | | Input high voltage | V <sub>IH</sub> | 2.2 | _ | V <sub>CC</sub> + 1 | V | | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Output high voltage | V <sub>OH</sub> | 2.4 | _ | _ | V | I <sub>OH</sub> = -400 μA | Note: 1. $V_{IL}$ min = -1.0 V for pulse width $\leq$ 50 ns ### **Capacitance** (Ta = 25°C, f = 1 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | Test condition | |----------------------|--------|-----|-----|-----|------|----------------| | Input capacitance*1 | Cin | _ | _ | 6 | pF | Vin = 0 V | | Output capacitance*1 | Cout | _ | _ | 12 | pF | Vout = 0 V | Note: 1. This parameter is periodically sampled and not 100 % tested. ### **AC Characteristics** (Ta = 0 to $+70^{\circ}$ C, $V_{CC} = 5 \text{ V} \pm 10 \text{ %}$ ) #### **Test Conditions** • Input pulse levels : 0.4 V to 2.4 V• Input rise and fall time : $\leq 20 \text{ ns}$ • Output load : 1TTL Gate +100 pF • Reference levels for measuring timing: 0.8 V and 2.0 V #### **Read Cycle** | Parameter | Symbol | Min | Max | Unit | Test conditions | |-------------------------------|------------------|-----|-----|------|------------------------------------------------------------------------------| | Address to output delay | t <sub>ACC</sub> | | 250 | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | CE to output delay | t <sub>CE</sub> | _ | 250 | ns | $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | OE to output delay | t <sub>OE</sub> | 10 | 100 | ns | $\overline{\text{CE}} = V_{\text{IL}}, \overline{\text{WE}} = V_{\text{IH}}$ | | Address to output hold | <sup>t</sup> OH | 0 | _ | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | OE, CE high to output float*1 | t <sub>DF</sub> | 0 | 90 | ns | $\overline{\text{CE}} = V_{\text{IL}}, \overline{\text{WE}} = V_{\text{IH}}$ | Note: 1. t<sub>DF</sub> is defined at which the outputs achieve the open circuit condition and are no longer driven. #### **Read Timing Waveform** #### Write Cycle | Parameter | Symbol | Min* <sup>1</sup> | Тур | Max | Unit | Test conditions | |----------------------------------------|------------------|-------------------|-----|------|------|-----------------| | Address setup time | t <sub>AS</sub> | 0 | _ | _ | ns | | | Address hold time | t <sub>AH</sub> | 150 | _ | _ | ns | | | CE to write setup time (WE controlled) | t <sub>CS</sub> | 0 | _ | _ | ns | | | CE hold time (WE controlled) | t <sub>CH</sub> | 0 | _ | _ | ns | | | WE to write setup time (CE controlled) | t <sub>WS</sub> | 0 | _ | _ | ns | | | WE hold time (CE controlled) | t <sub>WH</sub> | 0 | _ | _ | ns | | | OE to write setup time | t <sub>OES</sub> | 0 | _ | _ | ns | | | OE hold time | t <sub>OEH</sub> | 0 | _ | _ | ns | | | Data setup time | t <sub>DS</sub> | 100 | _ | _ | ns | | | Data hold time | t <sub>DH</sub> | 20 | _ | _ | ns | | | WE pulse width (WE controlled) | t <sub>WP</sub> | 200 | _ | _ | ns | | | CE pulse width (CE controlled) | t <sub>CW</sub> | 200 | _ | _ | ns | | | Data latch time | t <sub>DL</sub> | 100 | _ | _ | ns | | | Byte lode cycle | t <sub>BLC</sub> | 0.30 | _ | 30 | μs | | | Byte lode window | t <sub>BL</sub> | 100 | _ | _ | μs | | | Write cycle time | t <sub>WC</sub> | _ | _ | 10*2 | ms | | | Time to device busy | t <sub>DB</sub> | 120 | _ | _ | ns | | | Write start time | t <sub>DW</sub> | 150 | _ | _ | ns | | | | | | | | | | Note: - 1. Use this device in longer cycle than this value. - 2. t<sub>WC</sub> must be longer than this value unless polling technique is used. This device automatically completes the internal write operation within this value. ### Byte Write Timing Waveform(1) ( $\overline{\text{WE}}$ Controlled) ### Byte Write Timing Waveform(2) (\( \overline{CE} \) Controlled) ### Page Write Timing Waveform(1) ( $\overline{\text{WE}}$ Controlled) ### Page Write Timing Waveform(2) (\( \overline{CE} \) Controlled) ### **Data Polling Timing Wavefome** #### **Functional Description** #### **Automatic Page Write** Page-mode write feature allows 1 to 32 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 31 bytes can be written in the same manner. Each additional byte load cycle must be started within 30 $\mu$ s of the preceding rising edge of $\overline{\text{WE}}$ . When $\overline{\text{CE}}$ or $\overline{\text{WE}}$ is high for 100 $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM. #### Data Polling Data polling allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data to be loaded outputs from I/O7 to indicate that the EEPROM is performing a write operation. #### RDY/Busy Signal RED/Busy signal also allows the status of the EEPROM to be determined. The RDY/Busy signal has high impedance except in write cycle and is lowered to $V_{OL}$ after the first write signal. At the end of a write cycle, the RDY/Busy signal changes state to high impedance. #### WE, CE Pin Operation During a write cycle, addresses are latched by the falling edge of $\overline{WE}$ or $\overline{CE}$ , and data is latched by the rising edge of $\overline{WE}$ or $\overline{CE}$ . # Write/Erase Endurance and Data Retention Time The endurance is $10^5$ cycles in case of the page programming and $3 \times 10^3$ cycles in case of byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than $10^4$ cycles. #### **Data Protection** # 1. Data Protection against Noise on Control Pins (CE, OE, WE) during Operation During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this phenomenon, this device has a noise cancelation function that cuts noise if its width is 20 ns or less in program mode. Be careful not to allow noise of a width of more than 20 ns on the control pins. #### 2. Data Protection at V<sub>CC</sub> On/Off When $V_{CC}$ is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state while the CPU is in an unstable state. In addition, when V<sub>CC</sub> is turned on or off, the input level of control pins must be held as shown in the table below. | CE | V <sub>CC</sub> | × | × | |----|-----------------|-----------------|-----------------| | ŌĒ | × | V <sub>SS</sub> | × | | WE | × | × | V <sub>CC</sub> | ×: Don't care. $\mbox{V}_{CC} :$ Pull-up to $\mbox{V}_{CC}$ level. $\mbox{V}_{SS} :$ Pull-down to $\mbox{V}_{SS}$ level. Unit: mm ### **Package Dimensions** #### HN58C65P Series (DP-28) #### HN58C65FP Series (FP-28D) ### Package Dimensions (cont) ### HN58C65FP Series (FP-28DA)