32768-word × 8-bit Electrically Erasable and Programmable CMOS ROM

# **HITACHI**

ADE-203-410(Z) Preliminary Rev. 0.0 Jun. 19, 1995

#### **Description**

The Hitachi HN58C256A and HN58C257A are a electrically erasable and programmable EEPROM's organized as 32768-word  $\times$  8-bit. Employing advanced MNOS memory technology and CMOS process and circuitry technology. They also have a 64-byte page programming function to make their write operations faster.

#### **Features**

- Single 5 V supply
- On-chip latches: address, data,  $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$
- Automatic byte write: 10 ms max
- Automatic page write (64 bytes): 10 ms max
- Fast access time: 85/100 ns max
- Low power dissipation: 20 mW/MHz, typ (active) 110 μW max (standby)
- Ready/Busy (♦)\*1
- Data polling and Toggle bit
- Data protection circuit on power on/off
- Conforms to JEDEC byte-wide standard
- · Reliable CMOS with MNOS cell technology
- 10<sup>5</sup> erase/write cycles (in page mode)
- 10 years data retention
- · Software data protection
- Write protection by RES pin (♦)\*1

Notes: 1. All through this datasheet, the mark (♦) indicates the function supported by only the HN58C257A series (32 pin package).

Note: The specifications of this device are subject to change without notice. Please contact your nearest Hitachi's Sales Dept. regarding specifications.

### **Ordering Information**

| Type No.                         | Compatible<br>Type No. <sup>∗1</sup> | Operating<br>Voltage | Temperature<br>Range | Access<br>Time  | Package                                     |
|----------------------------------|--------------------------------------|----------------------|----------------------|-----------------|---------------------------------------------|
| HN58C256AP-85<br>HN58C256AP-10   | HN58C256P-20                         | 4.5 to 5.5 V         | 0 to 70°C            | 85 ns<br>100 ns | 600 mil 28-pin plastic DIP (DP-28)          |
| HN58C256AFP-85<br>HN58C256AFP-10 | HN58C256FP-20                        | 4.5 to 5.5 V         | 0 to 70°C            | 85 ns<br>100 ns | 400 mil 28-pin plastic<br>SOP (FP-28D)      |
| HN58C256AT-85<br>HN58C256AT-10   |                                      | 4.5 to 5.5 V         | 0 to 70°C            | 85 ns<br>100 ns | 28-pin plastic TSOP<br>(TFP-28DB)           |
| HN58C257AT-85<br>HN58C257AT-10   | HN58C257T-20                         | 4.5 to 5.5 V         | 0 to 70°C            | 85 ns<br>100 ns | 8 × 14 mm 32-pin plastic<br>TSOP (TFP-32DA) |

Note: 1. This type No. can be replaced by the corresponding A-version. (ex. HN58C256P to HN58C256AP)

### **Pin Arrangement**



### **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| A0 to A14       | Address           |
| I/O0 to I/O7    | Data input/output |
| ŌĒ              | Output enable     |
| CE              | Chip enable       |
| WE              | Write enable      |
| V <sub>cc</sub> | Power (+5.0 V)    |
| V <sub>SS</sub> | Ground            |
| RDY/Busy (♦)    | Ready busy        |
| RES (♦)         | Reset             |

### **Block Diagram**



### **Mode Selection**

| Pin Mode      | CE              | ŌĒ              | WE              | $\overline{RES}\ (lacktriangle)$ | RDY/Busy (♦)              | 1/0             |
|---------------|-----------------|-----------------|-----------------|----------------------------------|---------------------------|-----------------|
| Read          | $V_{\text{IL}}$ | $V_{IL}$        | $V_{\text{IH}}$ | $V_{H}^{*1}$                     | High-Z                    | Dout            |
| Standby       | $V_{IH}$        | X*2             | Χ               | Χ                                | High-Z                    | High-Z          |
| Write         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>H</sub>                   | High-Z to V <sub>OL</sub> | Din             |
| Deselect      | $V_{IL}$        | $V_{IH}$        | $V_{IH}$        | $V_{H}$                          | High-Z                    | High-Z          |
| Write inhibit | Χ               | Χ               | $V_{\text{IH}}$ | $V_{\text{IH}}$                  | _                         | _               |
|               | X               | V <sub>IL</sub> | Χ               | Χ                                |                           | _               |
| Data polling  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub>                  | V <sub>OL</sub>           | Data out (I/O7) |
| Program reset | Х               | X               | X               | V <sub>IL</sub>                  | High-Z                    | High-Z          |

Notes: 1. Refer to the recommended DC operating condition.

2. X = Don't care

### **Absolute Maximum Ratings**

| Parameter                                  | Symbol          | Value                      | Unit |
|--------------------------------------------|-----------------|----------------------------|------|
| Supply voltage <sup>*1</sup>               | V <sub>cc</sub> | −0.6 to +7.0               | V    |
| Input voltage <sup>*1</sup>                | Vin             | -0.5 <sup>*2</sup> to +7.0 | V    |
| Operationg temperature range <sup>*3</sup> | Topr            | 0 to +70                   | °C   |
| Storage temperature range                  | Tstg            | -55 to +125                | °C   |

Notes: 1. With respect to V<sub>ss</sub>

2. Vin min = -3.0 V for pulse width  $\leq 50$  ns

3. Including electrical characteristics and data retention

### **Recommended DC Operating Conditions**

| Parameter             | Symbol             | Min                   | Тур | Max                   | Unit  |
|-----------------------|--------------------|-----------------------|-----|-----------------------|-------|
| Supply voltage        | V <sub>cc</sub>    | 4.5                   | 5.0 | 5.5                   | V     |
| Input voltage         | $V_{IL}$           | -0.3 <sup>*1</sup>    |     | 0.6                   | V     |
|                       | $V_{IH}$           | 3.0                   | _   | V <sub>cc</sub> + 0.3 | 8*2 V |
|                       | V <sub>H</sub> (♦) | V <sub>cc</sub> - 0.5 |     | V <sub>cc</sub> + 1.0 | ) V   |
| Operating temperature | Topr               | 0                     | _   | 70                    | °C    |

Notes: 1.  $V_{IL}$  min: -1.0 V for pulse width  $\leq 50$  ns.

2.  $V_{IH}$  max:  $V_{CC}$  + 1.0 V for pulse width  $\leq$  50 ns.

#### **DC** Characteristics

Supply voltage range ( $V_{CC}$ ), temperature range (Topr) and input voltage ( $V_{IH}/V_{IL}/V_{H}$ ) are referred to the table of Recommended DC Operating Conditions.

| Parameter                         | Symbol           | Min                  | Тур | Max | Unit | Test conditions                                                    |
|-----------------------------------|------------------|----------------------|-----|-----|------|--------------------------------------------------------------------|
| Input leakage current             | ILI              | _                    | _   | 2*1 | μΑ   | $V_{CC} = 5.5 \text{ V}, \text{ Vin} = 5.5 \text{ V}$              |
| Output leakage current            | I <sub>LO</sub>  | _                    | _   | 2   | μΑ   | $V_{CC} = 5.5 \text{ V}, \text{ Vout} = 5.5/0.4 \text{ V}$         |
| V <sub>cc</sub> current (standby) | I <sub>CC1</sub> | <del></del>          | _   | 20  | μΑ   | CE = V <sub>CC</sub>                                               |
|                                   | I <sub>CC2</sub> | <del></del>          | _   | 1   | mA   | CE = V <sub>IH</sub>                                               |
| V <sub>cc</sub> current (active)  | I <sub>CC3</sub> |                      | _   | 12  | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s at $V_{CC}$ = 5.5 V |
|                                   |                  | _                    | _   | 30  | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 85 ns at $V_{CC}$ = 5.5 V     |
| Output low voltage                | $V_{OL}$         | _                    | _   | 0.4 | V    | I <sub>OL</sub> = 2.1 mA                                           |
| Output high voltage               | $V_{OH}$         | V <sub>cc</sub> ×0.8 | _   | _   | V    | $I_{OH} = -400 \ \mu A$                                            |

Note: 1.  $I_{LI}$  on  $\overline{RES} = 100 \mu A \max()$ 

### **Capacitance** (Ta = 25°C, f = 1 MHz)

| Parameter          | Symbol | Min | Тур | Max | Unit | Test conditions |
|--------------------|--------|-----|-----|-----|------|-----------------|
| Input capacitance  | Cin*1  | _   | _   | 6   | pF   | Vin = 0 V       |
| Output capacitance | Cout*1 | _   | _   | 12  | pF   | Vout = 0 V      |

Note: 1. This parameter is periodically sampled and not 100% tested.

#### **AC Characteristics**

Supply voltage  $(V_{CC})$  and temperature range (Topr) are referred to the table of 'Recommended DC Operating Conditions'.

#### **Test Conditions**

• Input pulse levels: 0 V to 3.0 V

0V to  $V_{CC}$  ( $\overline{RES}$  pin)

• Input rise and fall time:  $\leq 20 \text{ ns}$ 

Input timing reference levels: 0.8, 2.0 V
Output load: 1TTL Gate +100 pF

• Output reference levels: 1.5 V, 1.5 V

#### Read Cycle

#### HN58C256A, HN58C257A

|                                |                  | -85 |     | -10 |     |      |                                                                  |
|--------------------------------|------------------|-----|-----|-----|-----|------|------------------------------------------------------------------|
| Parameter                      | Symbol           | Min | Max | Min | Max | Unit | Test conditions                                                  |
| Address to output delay        | t <sub>ACC</sub> | _   | 85  | _   | 100 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, WE = V_{IH}$            |
| CE to output delay             | t <sub>CE</sub>  |     | 85  | _   | 100 | ns   | $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                 |
| OE to output delay             | t <sub>oe</sub>  | 10  | 40  | 10  | 50  | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                 |
| Address to output hold         | t <sub>oh</sub>  | 0   | _   | 0   | _   | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| OE (CE) high to output float 1 | t <sub>DF</sub>  | 0   | 40  | 0   | 40  | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                 |
| RES low to output float*1 (♦)  | t <sub>DFR</sub> | 0   | 350 | 0   | 350 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| RES to output delay (♦)        | t <sub>RR</sub>  | 0   | 450 | 0   | 450 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |

Note: 1. t<sub>DF</sub> and t<sub>DFR</sub> are defined at which the outputs achieve the open circuit conditions and are no longer driven.

### **Read Timing Waveform**



### Write Cycle

| Parameter                              | Symbol           | Min*1 | Тур | Max              | Unit | Test conditions |
|----------------------------------------|------------------|-------|-----|------------------|------|-----------------|
| Address setup time                     | t <sub>AS</sub>  | 0     | _   | _                | ns   |                 |
| Address hold time                      | t <sub>AH</sub>  | 50    | _   | _                | ns   |                 |
| CE to write setup time (WE controlled) | t <sub>cs</sub>  | 0     |     | _                | ns   |                 |
| CE hold time (WE controlled)           | t <sub>CH</sub>  | 0     | _   |                  | ns   |                 |
| WE to write setup time (CE controlled) | t <sub>ws</sub>  | 0     | _   | _                | ns   |                 |
| WE hold time (CE controlled)           | t <sub>wH</sub>  | 0     | _   |                  | ns   |                 |
| OE to write setup time                 | t <sub>oes</sub> | 0     | _   |                  | ns   |                 |
| OE hold time                           | t <sub>OEH</sub> | 0     | _   | _                | ns   |                 |
| Data setup time                        | t <sub>DS</sub>  | 50    | _   | _                | ns   |                 |
| Data hold time                         | t <sub>DH</sub>  | 0     | _   | _                | ns   |                 |
| WE pulse width (WE controlled)         | t <sub>WP</sub>  | 100   | _   | _                | ns   |                 |
| CE pulse width (CE controlled)         | t <sub>cw</sub>  | 100   | _   | _                | ns   |                 |
| Data latch time                        | t <sub>DL</sub>  | 50    | _   | _                | ns   |                 |
| Byte load cycle                        | t <sub>BLC</sub> | 0.2   | _   | 30               | μs   |                 |
| Byte load window                       | t <sub>BL</sub>  | 100   | _   | _                | μs   |                 |
| Write cycle time                       | t <sub>wc</sub>  | _     | _   | 10* <sup>2</sup> | ms   |                 |
| Time to device busy                    | t <sub>DB</sub>  | 120   | _   | _                | ns   |                 |
| Write start time                       | t <sub>DW</sub>  | 0*3   | _   | _                | ns   |                 |
| Reset protect time (♦)                 | t <sub>RP</sub>  | 100   | _   | _                | μs   |                 |
| Reset high time (♦)                    | t <sub>RES</sub> | 1     | _   | _                | μs   |                 |

Notes: 1. Use this device in longer cycle than this value.

<sup>2.</sup> t<sub>wc</sub> must be longer than this value unless polling technique or RDY/Busy (♦) are used. This device automatically completes the internal write operation within this value.

<sup>3.</sup> Next read or write operation can be initiated after t<sub>DW</sub> if polling technique or RDY/Busy (♦) are used.

### Byte Write Timing Waveform (1) (WE Controlled)



### Byte Write Timing Waveform (2) (CE Controlled)



### Page Write Timing Waveform (1) ( $\overline{\text{WE}}$ Controlled)



### Page Write Timing Waveform (2) ( $\overline{\text{CE}}$ Controlled)



### **Data** Polling Timing Waveform



### Toggle bit

This device provide another function to determine the internal programming cycle. If the EEPROM is set to read mode during the internal programming cycle, I/O6 will charge from "1" to "0" (toggling) for each read. when the internal programming cycle is finished, toggling of I/O6 will stop and the device can be accessible for next read or program.

### Toggle bit Waveform



### Software Data Protection Timing Waveform (1) (in protection mode)



### Software Data Protection Timing Waveform (2) (in non-protection mode)



### **Functional Description**

#### **Automatic Page Write**

Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30  $\mu$ s from the preceding falling edge of  $\overline{WE}$  or  $\overline{CE}$ . When  $\overline{CE}$  or  $\overline{WE}$  is high for 100  $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM.

#### **Data** Polling

Data polling allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data to be loaded outputs from I/O7 to indicate that the EEPROM is performing a write operation.

#### RDY/Busy Signal (♦)

RDY/Busy signal also allows the status of the EEPROM to be determined. The RDY/Busy signal has high impedance except in write cycle and is lowered to  $V_{OL}$  after the first write signal. At the end of a write cycle, the RDY/Busy signal changes state to high impedance.

#### **RES** Signal (♦)

When  $\overline{RES}$  is low, the EEPROM cannot be read or programmed. Therefore, data can be protected by keeping  $\overline{RES}$  low when  $V_{CC}$  is switched.  $\overline{RES}$  should be high during read and programming because it dosen't provide a latch function.



#### WE, CE Pin Operation

During a write cycle, addresses are latched by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , and data is latched by the rising edge of  $\overline{WE}$  or  $\overline{CE}$ .

#### Write/Erase Endurance and Data Retention Time

The endurance is 10<sup>5</sup> cycles in case of the page programming and 10<sup>4</sup> cycles in case of byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than 10<sup>4</sup> cycles.

#### **Data Protection**

1. Data Protection against Noise on Control Pins  $(\overline{CE}, \overline{OE}, \overline{WE})$  during Operation During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake.

To prevent this phenomenon, this device has a noise cancelation function that cuts noise if its width is 20 ns or less in programming mode.

Be careful not to allow noise of a width of more than 20 ns on the control pins.



#### 2. Data Protection at $V_{CC}$ On/Off

When  $V_{CC}$  is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state while the CPU is in an unstable state.



#### (1) Protection by $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$

To realize the unprogrammable state, the input level of control pins must be held as shown in the table below.

| CE | $V_{cc}$ | ×        | ×               |  |
|----|----------|----------|-----------------|--|
| ŌĒ | ×        | $V_{ss}$ | ×               |  |
| WE | ×        | ×        | V <sub>cc</sub> |  |

×: Don't care.

 $V_{\text{cc}}\!\!:$  Pull-up to  $V_{\text{cc}}$  level.

 $V_{ss}$ : Pull-down to  $V_{ss}$  level.

#### (2) Protection by RES (♦)

The unprogrammable state can be realized by that the CPU's reset signal inputs directly to the EEPROM's  $\overline{RES}$  pin.  $\overline{RES}$  should be kept  $V_{SS}$  level during  $V_{CC}$  on/off.

The EEPROM breaks off programming operation when  $\overline{RES}$  becomes low, programming operation doesn't finish correctly in case that  $\overline{RES}$  falls low during programming operation.  $\overline{RES}$  should be kept high for 10 ms after the last data input.



#### 3. Software data protetion

To prevent unintentional programming caused by noise generated by external circuits. This device has the software data protection function. In software data protection mode, 3 bytes of data must be input before write data as follows. And these bytes can switch the non-protection mode to the protection mode.



Software data protection mode can be cancelled by inputting the following 6 bytes. After that, this device turns to the non-protection mode and can write data normally. But when the data is input in the cancelling cycle, the data cannot be written.



The software data protection is not enabled at the shipment.

### **Package Dimensions**

#### HN58C256AP Series (DP-28)

Unit: mm



#### HN58C256AFP Series (FP-28D)

Unit: mm



#### HN58C256AT Series (TFP-28DB)

Unit: mm



#### HN58C257AT Series (TFP-32DA)

Unit: mm

