

## ESDALC6V1W5

## Application Specific Discretes A.S.D.

# QUAD TRANSIL™ ARRAY FOR ESD PROTECTION

## **MAIN APPLICATIONS**

Where transient overvoltage protection in ESD sensitive equipment is required, such as :

- Computers
- Printers
- Communication systems and cellular phones
- Video equipment
- Set top boxes

## **FEATURES**

- 4 unidirectional TRANSIL<sup>™</sup> functions.
- ESD Protection: IEC61000-4-2 level 4
- Breakdown voltage V<sub>BR</sub> = 6.1V min
- Low leakage current < 1µA @ 3 Volts
- Low capacitance device

## **DESCRIPTION**

The ESDALC6V1W5 is a 4-bit wide monolithic suppressor which is designed to protect component connected to data and transmission lines against ESD.

It clamps the voltage just above the logic level supply for positive transients, and to a diode drop below ground for negative transients.

## **BENEFITS**

- High ESD protection level : up to 25 kV.
- Capacitance: 12pF @ 0V Typ.
- High integration.
- Suitable for high density boards.

## **COMPLIES WITH THE FOLLOWING STANDARDS:**

- IEC61000-4-2 level 4: 15 kV (air discharge)
  8 kV (contact discharge)
- MIL STD 883C-Method 3015-6 : class 3. (human body model) 25kV (HBM)



#### **FUNCTIONAL DIAGRAM**



June 2002 - Ed: 4A 1/9

## ESDALC6V1W5

## **ABSOLUTE MAXIMUM RATINGS** (T<sub>amb</sub> = 25°C)

| Symbol           | Parameter                                           | Test conditions     | Value | Unit |
|------------------|-----------------------------------------------------|---------------------|-------|------|
| V <sub>PP</sub>  | ESD discharge - MIL STD 8<br>IEC61000-<br>IEC61000- | ± 25<br>± 15<br>± 8 | kV    |      |
| P <sub>PP</sub>  | Peak pulse power (8/20 μs)                          | 25                  | W     |      |
| Tj               | Junction temperature                                | 150                 | °C    |      |
| T <sub>stg</sub> | Storage temperature range                           | - 55 to + 150       | °C    |      |
| Top              | Operating temperature rang                          | - 40 to + 150       | °C    |      |

## **ELECTRICAL CHARACTERISTICS** (T<sub>amb</sub> = 25°C)

| Symbol                             | Parameter            |
|------------------------------------|----------------------|
| V <sub>RM</sub>                    | Stand-off voltage    |
| V <sub>BR</sub> Breakdown voltage  |                      |
| V <sub>CL</sub>                    | Clamping voltage     |
| I <sub>RM</sub>                    | Leakage current      |
| I <sub>PP</sub> Peak pulse current |                      |
| С                                  | Capacitance per line |
| Rd Dynamic resistance              |                      |



| Types       | v    | /BR @ | <b>I</b> R | I <sub>RM</sub> @ | V <sub>RM</sub> | Rd     | αΤ                   | С       | С       |
|-------------|------|-------|------------|-------------------|-----------------|--------|----------------------|---------|---------|
|             | min. | max.  |            | max.              |                 | typ.   | max.                 | typ.    | max.    |
|             |      |       |            |                   |                 | note 1 | note 2               | 3V bias | 3V bias |
|             | V    | V     | mA         | μΑ                | V               | mΩ     | 10 <sup>-4</sup> /°C | pF      | pF      |
| ESDALC6V1W5 | 6.1  | 7.2   | 1          | 1                 | 3               | 1100   | 6                    | 7.5     | 9.5     |

Note 1 : Square pulse lpp = 15A, tp=2.5 $\mu$ s. Note 2 :  $\Delta$  VBR =  $\alpha$ T\* (Tamb -25°C) \* VBR (25°C)

**Fig. 1:** Relative variation of peak pulse power versus initial junction temperature.



**Fig. 2:** Peak pulse power versus exponential pulse duration.



Fig. 3: Junction capacitance versus reverse voltage applied (typical values).



**Fig. 4:** Clamping voltage versus peak pulse current (maximum values, rectangular waveform).



**Fig. 5:** Relative variation of leakage current versus junction temperature (typical values).



Fig. 6: Application example



4

## **TECHNICAL INFORMATION**

## 1. ESD protection by ESDALC6V1W5

With the focus of lowering the operation levels, the problem of malfunction caused by the environment is critical. Electrostatic discharge (ESD) is a major cause of failure in electronic systems.

As a transient voltage suppressor, ESDALC6V1W5 is an ideal choice for ESD protection by suppressing ESD events. It is capable of clamping the incoming transient to a low enough level such that any damage is prevented on the device protected by ESDALC6V1W5.

ESDALC6V1W5 serves as a parallel protection elements, connected between the signal line and ground. As the transient rises above the operating voltage of the device, the ESDALC6V1W5 becomes a low impedance path diverting the transient current to ground.

The clamping voltage is given by the following formula:

$$V_{CL} = V_{BR} + Rd.I_{PP}$$

As shown in figure A1, the ESD strikes are clamped by the transient voltage suppressor.

Fig. A1: ESD clamping behavior



To have a good approximation of the remaining voltages at both Vi/o side, we provide the typical dynamical resistance value Rd. By taking into account the following hypothesis:

Rg > Rd and Rload > Rd

we have:

$$V(i/o) = V_{BR} + R_d \times \frac{V_g}{R_g}$$

The results of the calculation done Vg = 8kV, Rg =  $330\Omega$  (IEC61000-4-2 standard), V<sub>BR</sub> = 6.1V (min) and Rd =  $1.1\Omega$  (typ.) give:

$$V(i / o) = 32,8 Volts$$

This confirms the very low remaining voltage across the device to be protected. It is also important to note that in this approximation the parasitic inductance effect was not taken into account. This could be a few tenths of volts during a few ns at the Vi/o side.

Fig. A2: ESD test board



Fig. A3: ESD test configuration



The measurements done here after show very clearly (Fig. A4) the high efficiency of the ESD protection: the clamping voltage V(i/o) becomes very close to  $+V_{BR}$  (positive way, Fig. A4a) and  $-V_{BR}$  (negative way, Fig. A4b).

Fig. A4: Remaining voltage during ESD surge



57

## **CROSSTALK BEHAVIOR**

Fig. A5: Crosstalk phenomenon



The crosstalk phenomena are due to the coupling between 2 lines. Coupling factors (  $\beta12$  or  $\beta21$ ) increase when the gap across lines decreases, particularly in silicon dice. In the example above, the expected signal on load  $R_{L2}$  is  $\alpha_2V_{G2}$ , in fact the real voltage at this point has got an extra value  $\beta_{21}V_{G2}$ . This part of the  $V_{G1}$  signal represents the effect of the crosstalk phenomenon of the line 1 on the line 2. This phenomenon has to be taken into account when the drivers impose fast digital data or high frequency analog signals. The perturbed line will be more affected if it works with low voltage signal or high load impedance (few  $k\Omega$ )

Fig. A6: Analog crosstalk measurements





Fig. A7: Typical analog crosstalk measurements.

Figure A6 gives the measurement circuit for the analog crosstalk application. In figure A7, the curve shows the effect of the line I/O1 on the line I/O4. In usual frequency range of analog signals (up to 100MHz) the effect on disturbed line is less than -60dB.

Fig. A8: Digital crosstalk measurements configuration.



Fig. A9: Digital crosstalk results.



Figure A8 shows the measurement circuit used to quantify the crosstalk effect in a classical digital application.

Figure A9 shows that in such a condition, the impact on the disturbed line is less than 50 mV peak to peak. No data disturbance was noted on the concerned line. The measurements performed with falling edges give an impact within the same range.

Fig. A10: Aplac model



## **ORDER CODE**



| Ordering type | Marking | Package   | Weight  | Base qty | Delivery mode |
|---------------|---------|-----------|---------|----------|---------------|
| ESDALC6V1W5   | C61     | SOT323-5L | 5.4 mg. | 3000     | Tape & reel   |

## **PACKAGE MECHANICAL DATA**

SOT323-5L



|      | DIMENSIONS |        |            |       |  |  |  |
|------|------------|--------|------------|-------|--|--|--|
| REF. | Millim     | neters | Inches     |       |  |  |  |
|      | Min. Max.  |        | Min.       | Max.  |  |  |  |
| Α    | 0.8        | 1.1    | 0.031      | 0.043 |  |  |  |
| A1   | 0          | 0.1    | 0          | 0.004 |  |  |  |
| A2   | 0.8        | 1      | 0.031      | 0.039 |  |  |  |
| b    | 0.15       | 0.3    | 0.006      | 0.012 |  |  |  |
| С    | 0.1        | 0.18   | 0.004      | 0.007 |  |  |  |
| D    | 1.8        | 2.2    | 0.071      | 0.086 |  |  |  |
| Е    | 1.15       | 1.35   | 0.045      | 0.053 |  |  |  |
| е    | 0.65       | Тур.   | 0.026 Typ. |       |  |  |  |
| Н    | 1.8        | 2.4    | 0.071      | 0.094 |  |  |  |
| Q1   | 0.1        | 0.4    | 0.004      | 0.016 |  |  |  |

## FOOT PRINT (in millimeters)



| Mechanical specifications |                            |  |  |  |
|---------------------------|----------------------------|--|--|--|
| Lead plating              | Tin-lead                   |  |  |  |
| Lead plating thickness    | 5μm min.<br>25 μm max.     |  |  |  |
| Lead material             | Sn / Pb<br>(70% to 90% Sn) |  |  |  |
| Lead coplanarity          | 10μm max.                  |  |  |  |
| Body material             | Molded epoxy               |  |  |  |
| Epoxy meets               | UL94,V0                    |  |  |  |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied.

STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

© 2002 STMicroelectronics - Printed in Italy - All rights reserved.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - Finland - France - Germany Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore

Spain - Sweden - Switzerland - United Kingdom - United States.

http://www.st.com