# **ESDAxxL** Application Specific Discretes A.S.D. # DUAL TRANSIL™ ARRAY FOR ESD PROTECTION #### **APPLICATIONS** Where transient overvoltage protection in ESD sensitive equipment is required, such as : - COMPUTERS - PRINTERS - COMMUNICATION SYSTEMS It is particularly recommended for the RS232 I/O port protection where the line interface withstands only with 2kV ESD surges. #### **FEATURES** - 2 UNIDIRECTIONAL TRANSIL TM FUNCTIONS. - LOW LEAKAGE CURRENT : I<sub>R</sub> max. < 20µs. - 300 W PEAK PULSE POWER (8/20µs) The ESDAxxL is a dual monolithic voltage suppressor designed to protect components which are connected to data and transmission lines against ESD. It clamps the voltage just above the logic level supply for positive transients, and to a diode drop below ground for negative transients. It can also work as bidirectionnal suppressor by connecting only pin1 and 2. ## **BENEFITS** High ESD protection level: up to 25 kV. High integration. Suitable for high density boards. #### **COMPLIES WITH THE FOLLOWING STANDARDS:** IEC 1000-4-2 level 4 MIL STD 883C-Method 3015-6: class 3. (human body model) #### **FUNCTIONAL DIAGRAM** March 1998 - Ed: 3 1/6 # **ESDAxxL** # ABSOLUTE MAXIMUM RATINGS ( $T_{amb} = 25$ °C) | Symbol | Parameter | Value | Unit | |------------------------|-----------------------------------------------------------|----------------------|----------| | V <sub>PP</sub> | Electrostatic discharge<br>MIL STD 883C - Method 3015-6 | 25 | kV | | P <sub>PP</sub> | Peak pulse power (8/20 μs) | 300 | W | | T <sub>stg</sub><br>Tj | Storage temperature range<br>Maximum junction temperature | - 55 to + 150<br>150 | oိ<br>ဝိ | | TL | Maximum lead temperature for soldering during 10s | 260 | °C | | T <sub>op</sub> | Operating temperature range | - 40 to + 85 | °C | # **ELECTRICAL CHARACTERISTICS** (T<sub>amb</sub> = 25°C) | Symbol | Parameter | | | |-------------------------------------|---------------------------------|--|--| | $V_{RM}$ | Stand-off voltage | | | | V <sub>BR</sub> | Breakdown voltage | | | | V <sub>CL</sub> | Clamping voltage | | | | I <sub>RM</sub> | Leakage current | | | | lpp | Peak pulse current | | | | αΤ | Voltage temperature coefficient | | | | С | Capacitance | | | | Rd | Dynamic resistance | | | | V <sub>F</sub> Forward voltage drop | | | | | Types | V <sub>BR</sub> @ | | <b>I</b> R | I <sub>RM</sub> @ | V <sub>RM</sub> | Rd | αΤ | С | V <sub>F</sub> @ | ) I <sub>F</sub> | |-----------|-------------------|------|------------|-------------------|-----------------|--------|----------------------|---------|------------------|------------------| | | min. | max. | | max. | | typ. | max. | typ. | max. | | | | | | | | | note 1 | note 2 | 0V bias | | | | | V | V | mA | μΑ | V | m $Ω$ | 10 <sup>-4</sup> /°C | pF | V | mA | | ESDA6V1L | 6.1 | 7.2 | 1 | 20 | 5.25 | 350 | 6 | 140 | 1.25 | 200 | | ESDA14V2L | 14.2 | 15.8 | 1 | 5 | 12 | 650 | 10 | 90 | 1.25 | 200 | note 1 : Square pulse Ipp = 15A, tp=2.5 $\mu$ s. note 2 : $\Delta$ VBR = $\alpha$ T\* (Tamb -25°C) \* VBR (25°C) #### **CALCULATION OF THE CLAMPING VOLTAGE** #### **USE OF THE DYNAMIC RESISTANCE** The ESDA family has been designed to clamp fast spikes like ESD. Generally the PCB designers need to calculate easily the clamping voltage $V_{CL}$ . This is why we give the dynamic resistance in addition to the classical parameters. The voltage across the protection cell can be calculated with the following formula: $V_{CL} = V_{BR} + Rd I_{PP}$ Where Ipp is the peak current through the ESDA cell. #### DYNAMIC RESISTANCE MEASUREMENT The short duration of the ESD has led us to prefer a more adapted test wave, as below defined, to the classical $8/20\mu s$ and $10/1000\mu s$ surges. 2.5µs duration measurement wave. 2.5µs rectangular surge is well adapted. In addition both rise and fall times are optimized to avoid any parasitic phenomenon during the measurement of Rd. As the value of the dynamic resistance remains stable for a surge duration lower than 20µs, the **Fig. 1**: Peak power dissipation versus initial junction temperature **Fig. 2**: Peak pulse power versus exponential pulse duration (Tj initial = 25 °C) ### **ESDAxxL** **Fig. 3**: Clamping voltage versus peak pulse current (Tj initial = 25 °C). Rectangular waveform tp = $2.5 \mu s$ . **Fig. 5**: Relative variation of leakage current versus junction temperature (typical values). **Fig. 6-1**: Peak forward voltage drop versus peak forward current (typical values)(ESDA6V1L). Fig. 4: Capacitance versus reverse applied voltage (typical values). **Fig. 6-2:** Peak forward voltage drop versus peak forward current (typical values) (ESDA14V2L). #### **APPLICATION EXAMPLE** #### 1. ESD protection by the ESDAxxL Electrostatic discharge (ESD) is a major cause of failure in electronic systems. Transient Voltage Suppressors (TVS) are an ideal choice for ESD protection. They are capable of clamping the incoming transient to a low enough level such that damage to the protected semiconductor is prevented. Surface mount TVS arrays offer the best choice for minimal lead inductance. They serve as parallel protection elements, connected between the signal line to ground. As the transient rises above the operating voltage of the device, the TVS array becomes a low impedance path diverting the transient current to ground. The ESDAxxL array is the ideal board level protection of ESD sensitive semiconductor components. The tiny SOT23 package allows design flexibility in the design of high density boards where the space saving is at a premium. This enables to shorten the routing and contributes to hardening againt ESD. #### Typical application: ## 2. Circuit Board Layout Circuit board layout is a critical design step in the suppression of ESD induced transients. The following guidelines are recommended: - The ESDAxxL should be placed as close as possible to the input terminals or connectors. - The path length between the ESD suppressor and the protected line should be minimized - All conductive loops, including power and ground loops should be minimized - The ESD transient return path to ground should be kept as short as possible. - Ground planes should be used whenever possible. #### **ORDER CODE** #### **PACKAGE MECHANICAL DATA** SOT23 (Plastic) | | DIMENSIONS | | | | | | | |------|------------|--------|--------|-------|--|--|--| | REF. | Millin | neters | Inches | | | | | | | Min. | Max. | Min. | Max. | | | | | А | 0.64 | 1.3 | 0.025 | 0.051 | | | | | A1 | | 0.1 | | 0.004 | | | | | В | 0.3 | 0.54 | 0.012 | 0.021 | | | | | С | 0.085 | 0.18 | 0.003 | 0.007 | | | | | D | 2.67 | 3.05 | 0.105 | 0.120 | | | | | е | 0.89 | 1.05 | 0.035 | 0.041 | | | | | e1 | 1.7 | 2.1 | 0.067 | 0.083 | | | | | Е | 1.2 | 1.6 | 0.047 | 0.063 | | | | | Н | 2.1 | 2.75 | 0.083 | 0.108 | | | | | S | 0.35 | 0.65 | 0.014 | 0.026 | | | | #### **FOOT PRINT** (in millimeters) #### **MARKING** | TYPE | MARKING | |-----------|---------| | ESDA6V1L | EL61 | | ESDA14V2L | EL15 | Packaging: Standard packaging is tape and reel. Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1998 SGS-THOMSON Microelectronics - Printed in Italy - All rights reserved. SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.