#### **General Description** The DS1374 is a 32-bit binary counter designed to continuously count time in seconds. An additional counter generates a periodic alarm or serves as a watchdog timer. If disabled, this counter can be used as 3 bytes of nonvolatile (NV) RAM. Separate output pins are provided for an interrupt and a square wave at one of four selectable frequencies. A precision temperature-compensated reference and comparator circuit monitor the status of VCC to detect power failures, provide a reset output, and automatically switch to the backup supply when necessary. Additionally, the reset pin is monitored as a pushbutton input for externally generating a reset. The device is programmed serially through a 2-wire bidirectional bus. ### **Features** - ♦ 32-Bit Binary Counter - ♦ Second Binary Counter Provides Time-of-Day Alarm, Watchdog Timer, or NV RAM - **♦** Separate Square-Wave and Interrupt Output Pins - ♦ 2-Wire Serial Interface - Automatic Power-Fail Detect and Switch Circuitry - ♦ Single-Pin Pushbutton Reset Input/Open-Drain **Reset Output** - **♦ Low-Voltage Operation** - **♦ Trickle-Charge Capability** - ◆ -40°C to +85°C Operating Temperature Range - ♦ 10-Pin µSOP ### **Applications** Portable Instruments Point-of-Sale Equipment Medical Equipment **Telecommunications** ### **Ordering Information** | PART | TEMP RANGE | PIN-<br>PACKAGE | TOP<br>MARK | |------------|----------------|-----------------|-------------| | DS1374U-18 | -40°C to +85°C | 10 µSOP | DS1374-18 | | DS1374U-3 | -40°C to +85°C | 10 µSOP | DS1374-3 | | DS1374U-33 | -40°C to +85°C | 10 µSOP | DS1374-33 | #### **Typical Operating Circuit** ### **Pin Configuration** #### ABSOLUTE MAXIMUM RATINGS | Voltage on V <sub>CC</sub> Pin Relative to Ground0.3V to +6.0V | Operating Temperature Range40°C to +85°C | |----------------------------------------------------------------|-----------------------------------------------------| | Voltage on SDA, SCL, and WDS | Storage Temperature Range55°C to +125°C | | Relative to Ground0.3V to V <sub>CC</sub> + 0.3V | Soldering Temperature RangeSee IPC/JEDEC J-STD-020A | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED DC OPERATING CONDITIONS (VCC = VCC MIN to VCC MAX, TA = -40°C to +85°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|---------|------------|----------------------|------|--------------------------|-------| | | | DS1374-33 | 2.97 | 3.3 | 5.50 | | | Supply Voltage (Notes 2, 3) | Vcc | DS1374-3 | 2.7 | 3.0 | 3.3 | V | | (110165 2, 3) | | DS1374-18 | 1.71 | 1.8 | 1.89 | | | Input Logic 1 | VIH | (Note 2) | 0.7 V <sub>C</sub> C | | V <sub>C</sub> C + 0.3 | V | | Input Logic 0 | VIL | (Note 2) | -0.3 | | +0.3<br>V <sub>C</sub> C | V | | 5 5 1111 11 | | DS1374-33 | 2.70 | 2.88 | 2.97 | | | Power-Fail Voltage<br>(Note 2) | VpF | DS1374-3 | 2.45 | 2.6 | 2.7 | V | | (Note 2) | | DS1374-18 | 1.51 | 1.6 | 1.71 | | | Backup Supply Voltage<br>(Notes 2, 3, 4) | V | DS1374-33 | 1.3 | 3.0 | V <sub>CC</sub><br>MAX | M | | | VBACKUP | DS1374-3 | 1.3 | 3.0 | 3.7 | V | | | | DS1374-18 | 1.3 | 3.0 | 3.7 | | #### DC ELECTRICAL CHARACTERISTICS $(V_{CC} = V_{CC\ MIN}\ to\ V_{CC\ MAX},\ T_A = -40^{\circ}C\ to\ +85^{\circ}C,\ unless\ otherwise\ noted.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------|------------|-----------------------------------------------------------------------|------|------|-----|-------|--| | T: 11 Ol O 11: 11: | R1 | (Note 5) | | 250 | | | | | Trickle-Charge Current-Limiting Resistors | R2 | (Note 6) | | 2000 | | Ω | | | Tiesistors | R3 | (Note 7) | | 4000 | | | | | Input Leakage | ILI | (Note 8) | -1 | | +1 | | | | I/O Leakage | ILO | (Note 9) | -1 | | +1 | μΑ | | | RST Pin I/O Leakage | ILORST | (Note 10) | -200 | | +1 | | | | SDA Logic 0 Output (V <sub>OL</sub> = 0.4V) | IOLSDA | | | | 3.0 | mA | | | | lOL1 | $V_{CC} > 2V; V_{OL} = 0.4V$ | | | 3.0 | mΛ | | | RST, SQW, and INT Logic 0 Outputs (Note 11) | | $I_{OL1}$ 1.71V < $V_{CC}$ < 2V; $V_{OL}$ = 0.2 $V_{CC}$ | | | 3.0 | mA | | | Odipuis (Note 11) | | 1.3V < V <sub>CC</sub> < 1.71V; V <sub>OL</sub> = 0.2 V <sub>CC</sub> | | | 250 | μΑ | | | | | DS1374-18 | | 75 | 150 | | | | Active Supply Current (Notes 11, 12) | ICCA | DS1374-3 | | 110 | 200 | μΑ | | | (Notes 11, 12) | | DS1374-33 | | 180 | 300 | | | | | | DS1374-18 | | 60 | 100 | | | | Standby Current (Notes 11, 13) | Iccs | DS1374-3 | | 80 | 125 | μΑ | | | | | DS1374-33 | | 115 | 175 | ] | | | VBACKUP Leakage Current (VBACKUP = 3.7V) | IBACKUPLKG | | | | 100 | nA | | #### DC ELECTRICAL CHARACTERISTICS (VCC = 0V, VBACKUP = 3.7V, $T_A = -40$ °C to +85°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MAX | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|----------------|-----|-----|------|-------| | VBACKUP Oscillator Current (OSC ON); SQW OFF | I <sub>BKOSC1</sub> | (Note 14) | | 400 | 700 | nA | | VBACKUP Oscillator Current<br>(OSC ON); SQW ON (32kHz) | I <sub>BKOSC2</sub> | (Notes 14, 15) | | 600 | 1000 | nA | | VBACKUP Data-Retention Current (OSC OFF) | IBACKUPDR | | | 25 | 100 | nA | #### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = V_{CC\ MIN}\ to\ V_{CC\ MAX},\ T_A = -40^{\circ}C\ to\ +85^{\circ}C,\ unless\ otherwise\ noted.)\ (Note\ 1)\ (Figure\ 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN TY | P MAX | UNITS | | |-------------------------------------------------------------------|------------------|---------------|-------------------|-------|-------|--| | SCI Cleak Fraguenay (Nata 16) | foor | Fast mode | 100 | 400 | kHz | | | SCL Clock Frequency (Note 16) | fscl | Standard mode | 0 | 100 | KITZ | | | Bus Free Time Between STOP | tour | Fast mode | 1.3 | | | | | and START Conditions | tBUF | Standard mode | 4.7 | | μs | | | Hold Time (Repeated) START | tup ota | Fast mode | 0.6 | | | | | Condition (Note 17) | thd:STA | Standard mode | 4.0 | | μs | | | Low Period of SCL Clock | ti ou | Fast mode | 1.3 | | 0 | | | Low Feriod of SCL Clock | tLOW | Standard mode | 4.7 | | μs | | | High Period of SCL Clock | turou | Fast mode | 0.6 | | 110 | | | High Feriod of SCL Clock | tHIGH | Standard mode | 4.0 | | μs | | | Data Hald Time (Nation 47, 40) | tup par | Fast mode | 0 | 0.9 | 0 | | | Data Hold Time (Notes 17, 18) | thd:dat | Standard mode | 0 | 0.9 | μs | | | Data Setup Time (Note 11) | tsu:DAT | Fast mode | 100 | 100 | | | | Data Setup Time (Note 11) | | Standard mode | 250 | | ns | | | Start Setup Time | toulota | Fast mode | 0.6 | | 110 | | | Start Setup Time | tsu:sta | Standard mode | 4.7 | | μs | | | Rise Time of Both SDA and SCL | t <sub>D</sub> | Fast mode | 20 + | 300 | ns | | | Signals (Note 19) | t <sub>R</sub> | Standard mode | 0.1C <sub>B</sub> | 1000 | 115 | | | Fall Time of Both SDA and SCL | t⊨ | Fast mode | 20 + | 300 | ns | | | Signals (Note 19) | ·F | Standard mode | 0.1C <sub>B</sub> | 300 | 115 | | | Setup Time for STOP Condition | touloto | Fast mode | 0.6 | | 110 | | | Setup Time for STOL Condition | tsu:sto | Standard mode | 4.7 | | μs | | | Capacitive Load for Each Bus Line | CB | | | 400 | рF | | | Pulse Width of Spikes That Must be Suppressed by the Input Filter | tsp | Fast mode | 3 | 0 | ns | | | Pushbutton Debounce | PB <sub>DB</sub> | (Figure 2) | 25 | 50 | ms | | | Reset Active Time | t <sub>RST</sub> | (Figure 2) | 25 | 50 | ms | | | Oscillator Stop Flag (OSF) Delay | tosf | (Note 20) | 10 | 00 | ms | | #### POWER-UP/POWER-DOWN CHARACTERISTICS $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C) \text{ (Figure 3)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------|----------------|------------|-----|-----|-----|-------| | V <sub>CC</sub> Detect to Recognize Inputs (V <sub>CC</sub> Rising) | trpu | | | 250 | | ms | | V <sub>CC</sub> Fall Time; V <sub>PF(MAX)</sub> to V <sub>PF(MIN)</sub> | tF | | 300 | | | μs | | V <sub>CC</sub> Rise Time; V <sub>PF(MIN)</sub> to V <sub>PF(MAX)</sub> | t <sub>R</sub> | | 0 | | | μs | WARNING: Under no circumstances are negative undershoots, of any amplitude, allowed when the device is in write protection. - **Note 1:** Limits at -40°C are guaranteed by design and not production tested. - Note 2: All voltages are referenced to ground. - **Note 3:** VBACKUP should not exceed VCC MAX or 3.7V, whichever is greater. - **Note 4:** The use of the $250\Omega$ trickle-charge resistor is not allowed at $V_{CC} > 3.63V$ and should not be enabled. - **Note 5:** Measured at $V_{CC} = typ$ , $V_{BACKUP} = 0V$ , register 09h = A5h. - **Note 6:** Measured at $V_{CC} = typ$ , $V_{BACKUP} = 0V$ , register 09h = A6h. - **Note 7:** Measured at $V_{CC} = typ$ , $V_{BACKUP} = 0V$ , register 09h = A7h. - Note 8: SCL only. - Note 9: SDA and SQW and INT. - **Note 10:** The $\overline{RST}$ pin has an internal $50k\Omega$ pullup resistor to $V_{CC}$ . - Note 11: Trickle charger disabled. - Note 12: ICCA—SCL clocking at max frequency = 400kHz. - Note 13: Specified with 2-wire bus inactive. - Note 14: Measured with a 32.768kHz crystal attached to the X1 and X2 pins. - Note 15: WDSTR = 1. BBSQW = 1 is required for operation when V<sub>CC</sub> is below the power-fail trip point (or absent). - Note 16: C<sub>B</sub>—total capacitance of one bus line in pF. - Note 17: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to as the VIHMIN of the SCL signal) to bridge the undefined region of the falling edge of SCL. - Note 18: The maximum t<sub>HD:DAT</sub> only has to be met if the device does not stretch the low period (t<sub>LOW</sub>) of the SCL signal. - Note 19: A fast-mode device can be used in a standard-mode system, but the requirement t<sub>SU:DAT</sub> ≥ to 250ns must be met. This is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line t<sub>R max</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250ns before the SCL line is released. - Note 20: The parameter tost is the period of time the oscillator must be stopped for the OSF flag to be set over the voltage range of $0V \le V_{CC} \le V_{CC}$ MAX and $1.3V \le V_{BACKUP} \le 3.7V$ . - **Note 21:** After this period, the first clock pulse is generated. - Note 22: This delay applies only if the oscillator is enabled and running. If the EOSC bit is 1, the startup time of the oscillator is added to this delay. Figure 1. Data Transfer on 2-Wire Serial Bus Figure 2. Pushbutton Reset Timing Figure 3. Power-Up/Power-Down Timing ### **Typical Operating Characteristics** ( $V_{CC} = +3.3V$ , $T_A = +25$ °C, unless otherwise noted.) #### **Pin Description** | PIN | NAME | FUNCTION | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | X1, X2 | Connections for a Standard 32.768kHz Quartz Crystal. The internal oscillator circuitry is designed for operation with a crystal having a specified load capacitance (C <sub>L</sub> ) of 6pF. Pin X1 is the input to the oscillator and can optionally be connected to an external 32.768kHz oscillator. The output of the internal oscillator, pin X2, is floated if an external oscillator is connected to pin X1. | | 3 | VBACKUP | Connection for a Secondary Power Supply. Supply voltage must be held between 1.3V and 3.7V (-18 and -3) or 1.3V and 5.5V (-33) for proper operation. This pin can be connected to a primary cell such as a lithium button cell. Additionally, this pin can be connected to a rechargeable cell or a super cap when used with the trickle-charge feature. | | 4 | RST | Active-Low, Open-Drain Output with a Debounced Pushbutton Input. This pin can be activated by a pushbutton reset request, a watchdog alarm condition, or a power-fail event. It has an internal $50k\Omega$ pullup resistor. | | 5 | GND | Ground | | 6 | SDA | Serial Data Input/Output. SDA is the input/output for the 2-wire serial interface. The SDA pin is open drain and requires an external pullup resistor. | | 7 | SCL | Serial Clock Input. SCL is the clock input for the 2-wire serial interface and is used to synchronize data movement on the serial interface. | | 8 | ĪNT | Interupt. This pin is used to output the alarm interrupt or the watchdog reset signal. It is active-low open drain and requires an external pullup resistor. | | 9 | SQW | Square-Wave Output. This pin is used to output the programmable square-wave signal. It is open drain and requires an external pullup resistor. | | 10 | Vcc | DC Power for Primary Power Supply | Figure 4. Functional Diagram #### Detailed Description The DS1374 is a real-time clock with a 2-wire serial interface. It provides elapsed seconds from a user-defined starting point in a 32-bit counter (Figure 4). A 24-bit counter can be configured as either a watchdog counter or an alarm counter. An on-chip oscillator cir- cuit uses a customer-supplied 32.768kHz crystal to keep time. A power-control circuit switches operation from VCC to VBACKUP and back when power on VCC is cycled. If a rechargeable backup supply is used, a trickle charger can be enabled to charge the backup supply while VCC is on. Table 1. Crystal Specifications\* | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | |----------------------|--------|-----|--------|-----|-------| | Nominal<br>Frequency | fo | | 32.768 | | kHz | | Series<br>Resistance | ESR | | | 45 | kΩ | | Load<br>Capacitance | CL | | 6 | | pF | <sup>\*</sup>The crystal, traces, and crystal input pins should be isolated from RF generating signals. Refer to Application Note 58: Crystal Considerations for Dallas Real-Time Clocks for additional specifications. Figure 5. Oscillator Circuit Showing Internal Bias Network #### **Oscillator Circuit** The DS1374 uses an external 32.768kHz crystal. The oscillator circuit does not require any external resistors or capacitors to operate. Table 1 specifies several crystal parameters for the external crystal. Figure 5 shows a functional schematic of the oscillator circuit. The startup time is usually less than 1 second when using a crystal with the specified characteristics. #### Clock Accuracy Clock accuracy is dependent upon the accuracy of the crystal and the accuracy of the match between the capacitive load of the oscillator circuit and the capacitive load for which the crystal was trimmed. Additional error is added by crystal frequency drift caused by temperature shifts. External circuit noise coupled into the oscillator circuit can result in the clock running fast. Figure 6 shows a typical PC board layout for isolating the crystal and oscillator from noise. Refer to *Application Note 58: Crystal Considerations with Dallas Real-Time Clocks* for detailed information. Figure 6. Layout Example ### Address Map Table 2 shows the address map for the DS1374 registers. During a multibyte access, the address pointer wraps around to location 00h when it reaches the end of the register space (08h). On a 2-wire START, STOP, or address pointer incrementing to location 00h, the current time is transferred to a second set of registers. These secondary registers read the time information, while the clock continues to run. This eliminates the need to reread the registers in case of an update of the main registers during a read. ### Time-of-Day Counter The time-of-day counter is a 32-bit up counter. The contents can be read or written by accessing the address range 00h-03h. When the counter is read, the current time of day is latched into a register, which is output on the serial data line while the counter continues to increment. ### Watchdog/Alarm Counter The contents of the watchdog/alarm counter, which is a separate 24-bit down counter, are accessed in the address range 04h–06h. When this counter is written, the counter and a seed register are loaded with the desired value. When the counter is to be reloaded, it uses the value in the seed register. When the counter is read, the current counter value is latched into a register, which is output on the serial data line while the counter continues to decrement. If the counter is not needed, it can be disabled and used as a 24-bit cache of NV RAM by setting the WACE bit in the control register to logic 0. If all 24 bits of the watchdog/alarm counter are written to zero when WACE = 1, the counter is disabled and the AF bit is not set. Table 2. Address Map | ADDRESS | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | FUNCTION | |---------|----------------------------------|-------|--------|-----------|--------------|-------|---------------------|-------|------------------------| | 00H | | | | TOD Cour | nter Byte 0 | | | | Time-of-Day Counter | | 01H | | | | TOD Cour | nter Byte 1 | | | | Time-of-Day Counter | | 02H | | | | TOD Cour | nter Byte 2 | | | | Time-of-Day Counter | | 03H | TOD Counter Byte 3 Time-of-Day C | | | | | | Time-of-Day Counter | | | | 04H | | | V | VD/ALM Co | unter Byte ( | ) | | | Watchdog/Alarm Counter | | 05H | | | V | VD/ALM Co | unter Byte | 1 | | | Watchdog/Alarm Counter | | 06H | | | V | VD/ALM Co | unter Byte 2 | 2 | | | Watchdog/Alarm Counter | | 07H | EOSC | WACE | WD/ALM | BBSQW | WDSTR | RS2 | RS1 | AIE | Control | | 08H | OSF | 0 | 0 | 0 | 0 | 0 | 0 | AF | Status | | 09H | TCS3 | TCS2 | TCS1 | TCS0 | DS1 | DS0 | ROUT1 | ROUT0 | Trickle Charger | Note: Unless otherwise specified, the state of the registers is not defined when power is first applied. When the WD/ALM bit in the control register is set to a logic 0, the WD/ALM counter decrements every second until it reaches zero. At this point, the AF bit in the status register is set and the counter is reloaded and restarted. If AF is set when the watchdog function is enabled, the output selected by WDSTR immediately becomes active. When the WD/ALM bit is set to logic 1, the WD/ALM counter decrements every 1/4096 of a second (approximately every 244µs) until it reaches zero, sets the AF bit in the status register, and stops. If WDSTR = 0, the RST pin pulses low for 250ms, and accesses to the DS1374 are inhibited. At the end of the 250ms pulse, the AF bit is cleared to zero, the RST pin becomes high impedance, and read/write access to the DS1374 is enabled. If AIE = 1 and WDSTR = 1, the $\overline{INT}$ pin pulses low for 250ms. The pulse cannot be truncated by writing either AF or AIE to zero during the low time of the INT pin. If the WD/ALM counter is written during the 250ms pulse, the counter starts decrementing upon the pulse completion. At the completion, the AF bit clears to zero and the INT pin becomes high impedance. The WD/ALM counter can be reloaded and restarted before the counter reaches zero by reading or writing any of the WD/ALM counter registers. ### Power-Up/Power-Down Reset and Pushbutton Reset Functions A precision temperature-compensated reference and comparator circuit monitors the status of V<sub>CC</sub>. When an out-of-tolerance condition occurs, an internal power-fail signal is generated that forces the $\overline{\text{RST}}$ pin low and blocks read/write access to the DS1374. When V<sub>CC</sub> returns to an in-tolerance condition, the $\overline{\text{RST}}$ pin is held low for 250ms to allow the power supply to stabilize. If the EOSC bit is set to a logic 1 (to disable the oscillator in battery-backup mode), the reset signal is kept active for 250ms plus the startup time of the oscillator. The DS1374 provides for a pushbutton switch to be connected to the $\overline{RST}$ output pin. When the DS1374 is not in a reset cycle, it continuously monitors the $\overline{RST}$ signal for a low-going edge. If an edge is detected, the DS1374 debounces the switch by pulling the $\overline{RST}$ pin low and inhibits read/write access. After the internal 250ms timer has expired, the device continues to monitor the $\overline{RST}$ line. If the line is still low, the DS1374 continues to monitor the line, looking for a rising edge. Upon detecting release, the DS1374 forces the $\overline{RST}$ pin low and holds it low for an additional 250ms. ### Special Purpose Registers The DS1374 has two additional registers (07h–08h) that control the WD/ $\overline{\rm ALM}$ counter and the square-wave, interrupt, and reset outputs. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|--------|-------|-------|-------|-------|-------| | EOSC | WACE | WD/ALM | BBSQW | WDSTR | RS2 | RS1 | AIE | #### **Control Register (07h)** **Bit 7/Enable Oscillator (EOSC).** When set to logic 0, the oscillator is started. When set to logic 1, the oscillator is stopped. When this bit is set to logic 1, the oscillator is stopped and the DS1374 is placed into a low-power standby mode (IDDR). This bit is clear (logic 0) when power is first applied. When the DS1374 is powered by VCC, the oscillator is always on regardless of the state of the EOSC bit. **Bit 6/WD/ALM Counter Enable (WACE).** When set to logic 1, the WD/ALM counter is enabled. When set to logic 0, the WD/ALM counter is disabled, and the 24 bits can be used as NV RAM. This bit is clear (logic 0) when power is first applied. Bit 5/WD/ALM Counter Select (WD/ALM). When set to logic 0, the counter decrements every second until it reaches zero and is then reloaded and restarted. When set to logic 1, the WD/ALM counter decrements every 1/4096 of a second (approximately every 244µs) until it reaches zero, sets the AF bit in the status register, and stops. If any of the WD/ALM counter registers are accessed before the counter reaches zero, the counter is reloaded and restarted. This bit is clear (logic 0) when power is first applied. **Bit 4/Battery-Backed Square-Wave Enable (BBSQW).** This bit, when set to logic 1, enables the square-wave output when V<sub>CC</sub> is absent and when the DS1374 is being powered by the V<sub>BACKUP</sub> pin. When BBSQW is logic 0, the SQW pin goes high impedance when V<sub>CC</sub> falls below the power-fail trip point. This bit is disabled (logic 0) when power is first applied. **Bit 3/Watchdog Reset Steering Bit (WDSTR).** This bit selects which output pin the watchdog-reset signal occurs on. When the WDSTR bit is set to logic 0, a 250ms pulse occurs on the RST pin if WD/ALM = 1 and the WD/ALM counter reaches zero. The 250ms reset pulse occurs on the INT pin when the WDSTR bit is set to logic 1. This bit is logic 0 when power is first applied. Bits 2, 1/Rate Select (RS2 and RS1). These bits control the frequency of the square-wave output when the square wave has been enabled. Table 3 shows the square-wave frequencies that can be selected with the RS bits. These bits are both set (logic 1) when power is first applied. **Bit O/Alarm Interrupt Enable (AIE).** When set to logic 1, this bit permits the alarm flag (AF) bit in the status register to assert INT (when INTCN = 1). When set to logic 0 or INTCN is set to logic 0, the AF bit does not initiate the INT signal. If the WD/ALM bit is set to logic 1 and the AF flag is set, writing AIE to zero does not truncate the 250ms pulse on the INT pin. The AIE bit is at logic 0 when power is first applied. **Table 3. Square-Wave Output Frequency** | RS2 | RS1 | SQUARE-WAVE OUTPUT FREQUENCY | |-----|-----|------------------------------| | 0 | 0 | 1Hz | | 0 | 1 | 4.096kHz | | 1 | 0 | 8.192kHz | | 1 | 1 | 32.768kHz | Table 4. Trickle Charge Register | TCS3 | TCS2 | TCS1 | TCS0 | DS1 | DS0 | ROUT1 | ROUT0 | FUNCTION | | |------|------|------|------|-----|-----|-------|-------|---------------------------------|--| | Χ | Χ | Χ | Χ | 0 | 0 | Χ | X | Disabled | | | Х | Χ | Χ | Χ | 1 | 1 | Χ | X | Disabled | | | Х | Χ | Χ | Χ | Χ | Χ | 0 | 0 | Disabled | | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | No diode, $250\Omega$ resistor | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | One diode, $250\Omega$ resistor | | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | No diode, $2k\Omega$ resistor | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | One diode, $2k\Omega$ resistor | | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | No diode, $4k\Omega$ resistor | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | One diode, $4k\Omega$ resistor | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Power-on reset value | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | OSF | 0 | 0 | 0 | 0 | 0 | 0 | AF | #### Status Register (08h) **Bit 7/Oscillator Stop Flag (OSF).** A logic 1 in this bit indicates that the oscillator either is stopped or was stopped for some period of time and can be used to judge the validity of the timekeeping data. This bit is set to logic 1 any time the oscillator stops. The following are examples of conditions that can cause the OSF bit to be set: - 1) The first time power is applied. - The voltage present on V<sub>CC</sub> is insufficient to support oscillation. - 3) The EOSC bit is turned off. - 4) External influences on the crystal (i.e., noise, leakage, etc.). This bit remains at logic 1 until written to logic 0. **Bit 0/Alarm Flag (AF).** A logic 1 in the alarm flag bit indicates that the WD/ALM counter reached zero. If WD/ALM is set to zero and the AIE bit = 1, the INT pin goes low and stays low until AF is cleared. AF is cleared when written to logic 0. This bit can only be written to logic 0. Attempting to write logic 1 leaves the value unchanged. If WD/ALM is set to 1 and the AIE bit = 1, the INT pin pulses low for 250ms when the WD/ALM counter reaches zero and sets AF = 1. At the pulse completion, the DS1374 clears the AF bit to zero. If the 250ms pulse is active, writing AF to zero does not truncate the pulse. #### Trickle-Charge Register (10h) The simplified schematic in Figure 7 shows the basic components of the trickle charger. The trickle-charge select (TCS) bits (bits 4–7) control the selection of the trickle charger. To prevent accidental enabling, only a pattern of 1010 enables the trickle charger. All other patterns disable the trickle charger. The trickle charger is disabled when power is first applied. The diode select (DS) bits (bits 2, 3) select whether or not a diode is connected between VCC and VBACKUP. If DS is 01, no diode is selected; if DS is 10, a diode is selected. The ROUT bits (bits 0, 1) select the value of the resistor connected between VCC and VBACKUP. Table 4 shows the resistor selected by the resistor select (ROUT) bits and the diode selected by the diode select (DS) bits. Warning: The ROUT value of $250\Omega$ must not be selected whenever V<sub>CC</sub> is greater than 3.63V. The user determines diode and resistor selection according to the maximum current desired for battery or super cap charging. The maximum charging current can be calculated as illustrated in the following example. Assume that a system power supply of 3.3V is applied to $V_{CC}$ and a super cap is connected to $V_{BACKUP}$ . Also assume the trickle charger has been enabled with a diode and resistor R2 between $V_{CC}$ and $V_{BACKUP}$ . The maximum current $I_{MAX}$ would therefore be calculated as follows: $I_{MAX} = (3.3V - diode drop) / R2 \approx (3.3V - 0.7V) / 2k\Omega \approx 1.3mA$ Figure 7. Programmable Trickle Charger Figure 8. 2-Wire Data Transfer Overview As the super cap changes, the voltage drop between VCC and VBACKUP decreases and therefore the charge current decreases. #### 2-Wire Serial Data Bus The DS1374 supports a bidirectional 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data is a receiver. The device that controls the message is called a master. The devices that are controlled by the master are slaves. A master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions must control the bus. The DS1374 operates as a slave on the 2-wire bus. Connections to the bus are made through the open-drain I/O lines SDA and SCL. A standard mode (100kHz max clock rate) and a fast mode (400kHz max clock rate) are defined within the bus specifications. The DS1374 works in both modes. The following bus protocol has been defined (Figure 8): - Data transfer can be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high can be interpreted as control signals. Accordingly, the following bus conditions have been defined: **Bus not busy:** Both data and clock lines remain high. **Start data transfer:** A change in the state of the data line from high to low, while the clock line is high, defines a START condition. **Stop data transfer:** A change in the state of the data line from low to high, while the clock line is high, defines a STOP condition. **Data valid:** The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between the START and the STOP conditions is not limited, and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit. A standard mode (100kHz clock rate) and a fast mode (400kHz clock rate) are defined within the 2-wire bus specifications. **Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit. A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the acknowledge-related clock pulse. Setup and hold times must be considered. A master must signal an end of data to the slave by Figure 9. 2-Wire Write Protocol not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line high to enable the master to generate the STOP condition. Figures 9 and 10 detail how data transfer is accomplished on the 2-wire bus. Depending on the state of the R/W bit, two types of data transfer are possible: **Data transfer from a master transmitter to a slave receiver.** The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the slave address). The slave then returns an acknowledge bit. Next follows a number of data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus is not released. The DS1374 can operate in the following two modes: **Slave Receiver Mode (Write Mode):** Serial data and clock data are received through SDA and SCL. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit. The slave address byte is the first byte received after the master generates a START condition. The slave address byte contains the 7-bit DS1374 address, which is 1101000, followed by the direction bit (R/W), which is zero for a write. After receiv- Figure 10. 2-Wire Read Protocol ing and decoding the slave address byte, the DS1374 outputs an acknowledge on SDA. After the DS1374 acknowledges the slave address + write bit, the master transmits a word address to the DS1374. This sets the register pointer on the DS1374, with the DS1374 acknowledging the transfer. The master can then transmit zero or more bytes of data, with the DS1374 acknowledging each byte received. The register pointer increments after each data byte is transferred. The master generates a STOP condition to terminate the data write. Slave Transmitter Mode (Read Mode): The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit indicates that the transfer direction is reversed. Serial data is transmitted on SDA by the DS1374, while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit. The slave address byte is the first byte received after the START condition is generated by the master. The slave address byte contains the 7-bit DS1374 address, which is 1101000, followed by the direction bit (R/W), which is 1 for a read. After receiving and decoding the slave address byte, the DS1374 outputs an acknowledge on SDA. The DS1374 then begins to transmit data starting with the register address pointed to by the register pointer. If the register pointer is not written to before the initiation of a read mode, the first address that is read is the last one stored in the register pointer. The DS1374 must receive a not acknowledge to end a read. **Chip Information** \_Package Information (For the latest package outline information, go to www.maxim-ic.com/DallasPackInfo.) TRANSISTOR COUNT: 11,036 PROCESS: CMOS SUBSTRATE CONNECTED TO GROUND **Thermal Information** Theta-JA: 221°C/W Theta-JC: 39°C/W Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.