

## DS1330Y/AB 256k Nonvolatile SRAM with Battery Monitor

#### www.maxim-ic.com

#### FEATURES

- 10 years minimum data retention in the absence of external power
- Data is automatically protected during power loss
- Power supply monitor resets processor when V<sub>CC</sub> power loss occurs and holds processor in reset during V<sub>CC</sub> ramp-up
- Battery monitor checks remaining capacity daily
- Read and write access times as fast as 70ns
- Unlimited write cycle endurance
- Typical standby current 50µA
- Upgrade for 32k x 8 SRAM, EEPROM or Flash
- Lithium battery is electrically disconnected to retain freshness until power is applied for the first time
- Full ±10% V<sub>CC</sub> operating range (DS1330Y) or optional ±5% V<sub>CC</sub> operating range (DS1330AB)
- Optional industrial temperature range of -40°C to +85°C, designated IND
- PowerCap Module (PCM) package
  - Directly surface-mountable module
  - Replaceable snap-on PowerCap provides lithium backup battery
  - Standardized pinout for all nonvolatile (NV) SRAM products
  - Detachment feature on PowerCap allows easy removal using a regular screwdriver

### DESCRIPTION

The DS1330 256k NV SRAMs are 262,144-bit, fully static, NV SRAMs organized as 32,768 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors  $V_{CC}$  for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. Additionally, the DS1330 devices have dedicated circuitry for monitoring the status of  $V_{CC}$  and the status of the internal lithium battery. DS1330 devices in the PowerCap module package are directly surface mountable and are normally paired with a DS9034PC PowerCap to form a complete NV SRAM module. The devices can be used in place of 32k x 8 SRAM, EEPROM, or Flash components.

## **PIN ASSIGNMENT**



## **PIN DESCRIPTION**

| A0 – A14        | - Address Inputs   |
|-----------------|--------------------|
| DQ0 - DQ7       | - Data In/Data Out |
| CE              | - Chip Enable      |
| WE              | - Write Enable     |
| ŌĒ              | - Output Enable    |
| RST             | - Reset Output     |
| BW              | - Battery Warning  |
| V <sub>CC</sub> | - Power (+5V)      |
| GND             | - Ground           |
| NC              | - No Connect       |

## **READ MODE**

The DS1330 devices execute a read cycle whenever  $\overline{WE}$  (Write Enable) is inactive (high) and  $\overline{CE}$  (Chip Enable) and  $\overline{OE}$  (Output Enable) are active (low). The unique address specified by the 15 address inputs  $(A_0 - A_{14})$  defines which of the 32,768 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within  $t_{ACC}$  (Access Time) after the last address input signal is stable, providing that  $\overline{CE}$  and  $\overline{OE}$  (Output Enable) access times are also satisfied. If  $\overline{OE}$  and  $\overline{CE}$  access times are not satisfied, then data access must be measured from the later occurring signal ( $\overline{CE}$  or  $\overline{OE}$ ) and the limiting parameter is either  $t_{CO}$  for  $\overline{CE}$  or  $t_{OE}$  for  $\overline{OE}$  rather than address access.

## WRITE MODE

The DS1330 devices execute a write cycle whenever the  $\overline{WE}$  and  $\overline{CE}$  signals are in the active (low) state after address inputs are stable. The later-occurring falling edge of  $\overline{CE}$  or  $\overline{WE}$  will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of  $\overline{CE}$  or  $\overline{WE}$ . All address inputs must be kept valid throughout the write cycle.  $\overline{WE}$  must return to the high state for a minimum recovery time (t<sub>WR</sub>) before another cycle can be initiated. The  $\overline{OE}$  control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{CE}$  and  $\overline{OE}$ active) then  $\overline{WE}$  will disable the outputs in t<sub>ODW</sub> from its falling edge.

## DATA RETENTION MODE

The DS1330AB provides full-functional capability for  $V_{CC}$  greater than 4.75V and write protects by 4.5V. The DS1330Y provides full-functional capability for  $V_{CC}$  greater than 4.5V and write protects by 4.25V. Data is maintained in the absence of  $V_{CC}$  without any additional support circuitry. The NV SRAMs constantly monitor  $V_{CC}$ . Should the supply voltage decay, the NV SRAMs automatically write protect themselves, all inputs become "don't care," and all outputs become high-impedance. As  $V_{CC}$  falls below approximately 2.7V, the power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when  $V_{CC}$  rises above approximately 2.7V, the power switching circuit connects the lithium energy source. Normal RAM operation can resume after  $V_{CC}$  exceeds 4.75V for the DS1330AB and 4.5V for the DS1330Y.

## SYSTEM POWER MONITORING

DS1330 devices have the ability to monitor the external  $V_{CC}$  power supply. When an out-of-tolerance power supply condition is detected, the NV SRAMs warn a processor-based system of impending power failure by asserting  $\overline{RST}$ . On power-up,  $\overline{RST}$  is held active for 200ms nominal to prevent system operation during power-on transients and to allow  $t_{REC}$  to elapse.  $\overline{RST}$  has an open drain output driver.

## **BATTERY MONITORING**

The DS1330 devices automatically perform periodic battery voltage monitoring on a 24-hour time interval. Such monitoring begins within  $t_{REC}$  after  $V_{CC}$  rises above  $V_{TP}$  and is suspended when power failure occurs.

After each 24-hour period has elapsed, the battery is connected to an internal 1M $\Omega$  test resistor for one second. During this one second, if battery voltage falls below the battery voltage trip point (2.6V), the battery warning output  $\overline{BW}$  is asserted. Once asserted,  $\overline{BW}$  remains active until the module is replaced. The battery is still retested after each V<sub>CC</sub> power-up, however, even if  $\overline{BW}$  is active. If the battery voltage is found to be higher than 2.6V during such testing,  $\overline{BW}$  is de-asserted and regular 24-hour testing resumes.  $\overline{BW}$  has an open drain output driver.

## PACKAGES

The 34-pin PowerCap module integrates SRAM memory and NV control along with contacts for connection to the lithium battery in the DS9034PC PowerCap. The PowerCap module package design allows a DS1330 PCM device to be surface mounted without subjecting its lithium backup battery to destructive high-temperature reflow soldering. After a DS1330 PCM is reflow soldered, a DS9034PC is snapped on top of the PCM to form a complete NV SRAM module. The DS9034PC is keyed to prevent improper attachment. DS1330 PowerCap modules and DS9034PC PowerCaps are ordered separately and shipped in separate containers. See the DS9034PC data sheet for further information.

## **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground Operating Temperature Range Storage Temperature Range Soldering Temperature

-0.3V to +7.0V 0°C to 70°C, -40°C to +85°C for IND parts -40°C to +70°C, -40°C to +85°C for IND parts 260°C for 10 seconds

\* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

| RECOMMENDED DC OPERATING CONDITIONS |                 |       |       |          | t <sub>A</sub> : See N | lote 10) |
|-------------------------------------|-----------------|-------|-------|----------|------------------------|----------|
| PARAMETER                           | MAX             | UNITS | NOTES |          |                        |          |
| DS1330AB Power Supply Voltage       | V <sub>CC</sub> | 4.75  | 5.0   | 5.25     | V                      |          |
| DS1330Y Power Supply Voltage        | V <sub>CC</sub> | 4.5   | 5.0   | 5.5      | V                      |          |
| Logic 1                             | V <sub>IH</sub> | 2.2   |       | $V_{CC}$ | V                      |          |
| Logic 0                             | V <sub>IL</sub> | 0.0   |       | 0.8      | V                      |          |

| DC ELECTRICAL<br>CHARACTERISTICS                          | $(V_{CC} = 5V \pm 5\% \text{ for DS1330AB})$<br>(t <sub>A</sub> : See Note 10) (V <sub>CC</sub> = 5V ± 10% for DS1330Y) |      |      |      |    |    |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|------|----|----|
| PARAMETER                                                 | SYMBOL MIN TYP MAX UNITS NOT                                                                                            |      |      |      |    |    |
| Input Leakage Current                                     | I <sub>IL</sub>                                                                                                         | -1.0 |      | +1.0 | μΑ |    |
| I/O Leakage Current $\overline{CE} \ge V_{IH} \le V_{CC}$ | I <sub>IO</sub>                                                                                                         | -1.0 |      | +1.0 | μΑ |    |
| Output Current @ 2.2V                                     | I <sub>OH</sub>                                                                                                         | -1.0 |      |      | mA | 14 |
| Output Current @ 0.4V                                     | I <sub>OL</sub>                                                                                                         | 2.0  |      |      | mA | 14 |
| Standby Current $\overline{CE} = 2.2V$                    | I <sub>CCS1</sub>                                                                                                       |      | 200  | 600  | μΑ |    |
| Standby Current $\overline{CE} = V_{CC} - 0.5V$           | I <sub>CCS2</sub>                                                                                                       |      | 50   | 150  | μΑ |    |
| Operating Current                                         | I <sub>CCO1</sub>                                                                                                       |      |      | 85   | mA |    |
| Write Protection Voltage (DS1330AB)                       | V <sub>TP</sub>                                                                                                         | 4.50 | 4.62 | 4.75 | V  |    |
| Write Protection Voltage (DS1330Y)                        | V <sub>TP</sub>                                                                                                         | 4.25 | 4.37 | 4.5  | V  |    |

DS1330Y/AB

| <b>CAPACITANCE</b> $(t_A = 25^\circ)$ |                  |     |     |     |       |       |
|---------------------------------------|------------------|-----|-----|-----|-------|-------|
| PARAMETER                             | SYMBOL           | MIN | ТҮР | MAX | UNITS | NOTES |
| Input Capacitance                     | C <sub>IN</sub>  |     | 5   | 10  | pF    |       |
| Input/Output Capacitance              | C <sub>I/O</sub> |     | 5   | 10  | pF    |       |

#### (V<sub>CC</sub> = 5V $\pm$ 5% for DS1330AB) AC ELECTRICAL **CHARACTERISTICS** (t<sub>A</sub>: See Note 10) ( $V_{CC}$ = 5V ± 10% for DS1330Y) DS1330AB-70 DS1330AB-100 **DS1330Y-70 DS1330Y-100** MAX MAX PARAMETER **SYMBOL** MIN MIN UNITS NOTES Read Cycle Time 70 100 t<sub>RC</sub> ns Access Time 70 100 t<sub>ACC</sub> ns 45 50 OE to Output Valid ns toE 70 100 $\overline{CE}$ to Output Valid t<sub>CO</sub> ns 5 5 5 $\overline{OE}$ or $\overline{CE}$ to Output Active t<sub>COE</sub> ns Output High Z from Deselection 25 35 5 toD ns Output Hold from Address 5 5 $t_{\rm OH}$ ns Change Write Cycle Time 70 100 t<sub>WC</sub> ns Write Pulse Width 55 75 3 t<sub>WP</sub> ns Address Setup Time 0 0 $t_{\rm AW}$ ns 5 Write Recovery Time 5 12 t<sub>WR1</sub> ns 12 12 13 t<sub>WR2</sub> 25 5 35 Output High Z from $\overline{WE}$ t<sub>ODW</sub> ns 5 5 5 Output Active from $\overline{WE}$ tOEW ns 30 40 4 Data Setup Time t<sub>DS</sub> ns Data Hold Time 0 0 12 t<sub>DH1</sub> ns 7 7 13 t<sub>DH2</sub>

## READ CYCLE



SEE NOTE 1

## WRITE CYCLE 1







SEE NOTES 2, 3, 4, 6, 7, 8, and 13

#### **POWER-DOWN/POWER-UP CONDITION** $v_{cc}$ $V_{\text{TP}}$ t<sub>DR</sub> 2.7V t<sub>R</sub> tF ← <sup>t</sup>REC tpD teu SLEWS WITH $V_{CC}$ CE, WE $V_{\rm IH}$ BACKUP CURRENT-SUPPLIED FROM LITHIUM BATTERY - <sup>t</sup>RPD t<sub>RPU</sub> -RST $V_{\text{IL}}$ V<sub>IH</sub> t<sub>BPU</sub>-SLEWS WITH $V_{CC}$ BW VIL

SEE NOTES 11 AND 14





| POWER-DOWN/POWER-UP TIMING                                           |                  |     |     |     |       | Note 10) |
|----------------------------------------------------------------------|------------------|-----|-----|-----|-------|----------|
| PARAMETER SYMBOL MIN TYP                                             |                  |     |     |     | UNITS | NOTES    |
| $V_{CC}$ Fail Detect to $\overline{CE}$ and $\overline{WE}$ Inactive | t <sub>PD</sub>  |     |     | 1.5 | μs    | 11       |
| $V_{CC}$ slew from $V_{TP}$ to $0V$                                  | t <sub>F</sub>   | 150 |     |     | μs    |          |
| $V_{CC}$ Fail Detect to $\overline{RST}$ Active                      | t <sub>RPD</sub> |     |     | 15  | μs    | 14       |
| $V_{CC}$ slew from 0V to $V_{TP}$                                    | t <sub>R</sub>   | 150 |     |     | μs    |          |
| $V_{CC}$ Valid to $\overline{CE}$ and $\overline{WE}$ Inactive       | t <sub>PU</sub>  |     |     | 2   | ms    |          |
| $V_{CC}$ Valid to End of Write Protection                            | t <sub>REC</sub> |     |     | 125 | ms    |          |
| $V_{CC}$ Valid to $\overline{RST}$ Inactive                          | t <sub>RPU</sub> | 150 | 200 | 350 | ms    | 14       |
| $V_{CC}$ Valid to $\overline{BW}$ Valid                              | t <sub>BPU</sub> |     |     | 1   | S     | 14       |

#### **BATTERY WARNING TIMING**

( $t_{A}$ : See Note 10)

| PARAMETER                 | SYMBOL            | MIN | ТҮР | MAX | UNITS | NOTES |
|---------------------------|-------------------|-----|-----|-----|-------|-------|
| Battery Test Cycle        | t <sub>BTC</sub>  |     | 24  |     | hr    |       |
| Battery Test Pulse Width  | t <sub>BTPW</sub> |     |     | 1   | s     |       |
| Battery Test to BW Active | t <sub>BW</sub>   |     |     | 1   | S     |       |

|                              |                 |     |     |     | (t <sub>A</sub> | = 25°C) |
|------------------------------|-----------------|-----|-----|-----|-----------------|---------|
| PARAMETER                    | SYMBOL          | MIN | ТҮР | MAX | UNITS           | NOTES   |
| Expected Data Retention Time | t <sub>DR</sub> | 10  |     |     | years           | 9       |

#### WARNING:

Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.

#### NOTES:

- 1.  $\overline{\text{WE}}$  is high for a Read Cycle.
- 2.  $\overline{OE} = V_{IH}$  or  $V_{IL}$ . If  $\overline{OE} = V_{IH}$  during write cycle, the output buffers remain in a high-impedance state.
- 3.  $t_{WP}$  is specified as the logical AND of  $\overline{CE}$  and  $\overline{WE}$ .  $t_{WP}$  is measured from the latter of  $\overline{CE}$  or  $\overline{WE}$  going low to the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 4.  $t_{DS}$  is measured from the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 5. These parameters are sampled with a 5pF load and are not 100% tested.
- 6. If the  $\overline{CE}$  low transition occurs simultaneously with or latter than the  $\overline{WE}$  low transition, the output buffers remain in a high-impedance state during this period.
- 7. If the  $\overline{CE}$  high transition occurs prior to or simultaneously with the  $\overline{WE}$  high transition, the output buffers remain in high-impedance state during this period.
- 8. If  $\overline{WE}$  is low or the  $\overline{WE}$  low transition occurs prior to or simultaneously with the  $\overline{CE}$  low transition, the output buffers remain in a high-impedance state during this period.

- 9. Each DS1330 has a built-in switch that disconnects the lithium source until  $V_{CC}$  is first applied by the user. The expected  $t_{DR}$  is defined as accumulative time in the absence of  $V_{CC}$  starting from the time power is first applied by the user.
- 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0°C to 70°C. For industrial products (IND), this range is -40°C to +85°C.
- 11. In a power-down condition the voltage on any pin may not exceed the voltage on  $V_{CC}$ .
- 12.  $t_{WR1}$  and  $t_{DH1}$  are measured from  $\overline{WE}$  going high.
- 13.  $t_{WR2}$  and  $t_{DH2}$  are measured from  $\overline{CE}$  going high.
- 14.  $\overline{\text{RST}}$  and  $\overline{\text{BW}}$  are open drain outputs and cannot source current. External pull-up resistors should be connected to these pins for proper operation. Both pins will sink 10mA.

## **DC TEST CONDITIONS**

Outputs Open Cycle = 200ns for operating current All voltages are referenced to ground

#### AC TEST CONDITIONS

Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0 – 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input pulse Rise and Fall Times: 5ns

## **ORDERING INFORMATION**



MAX

0.930

0.990

0.080

0.058

0.052

0.025

0.030

INCHES

NOM

0.925

0.985

-

0.055

0.050

0.020

0.025

PKG

DIM

A B

С

D

Е

F

G

MIN

0.920

0.980

-

0.052

0.048

0.015

0.020

## DS1330Y/AB NONVOLATILE SRAM, 34-PIN POWERCAP MODULE



BOTTOM VIEW: REFERENCE ONLY

 COMPONENTS AND PLACEMENTS MAY DIFFER FROM THOSE SHOWN

MAX

0.930

0.965

0.250

0.058

0.052

0.025

0.030

INCHES

NOM

0.925

0.960

0.245

0.055

0.050

0.020

0.025

PKG DIM

Α

в

С

D

Е

F

G

MIN

0.920

0.955

0.240

0.052

0.048

0.015

0.020

# DS1330Y/AB NONVOLATILE SRAM, 34-PIN POWERCAP MODULE WITH POWERCAP



## ASSEMBLY AND USE

#### Reflow soldering

Dallas Semiconductor recommends that PowerCap Module bases experience one pass through solder reflow oriented label-side up (live-bug).

#### Hand soldering and touch-up

Do not touch soldering iron to leads for more than 3 seconds. To solder, apply flux to the pad, heat the lead frame pad and apply solder. To remove part, apply flux, heat pad until solder reflows, and use a solder wick.

#### LPM replacement in a socket

To replace a Low Profile Module in a 68-pin PLCC socket, attach a DS9034PC PowerCap to a module base then insert the complete module into the socket one row of leads at a time, pushing only on the corners of the cap. Never apply force to the center of the device. To remove from a socket, use a PLCC extraction tool and ensure that it does not hit or damage any of the module IC components. Do not use any other tool for extraction.

## **RECOMMENDED POWERCAP MODULE LAND PATTERN**



| PKG | INCHES |       |     |  |  |  |
|-----|--------|-------|-----|--|--|--|
| DIM | MIN    | NOM   | MAX |  |  |  |
| Α   | -      | 1.050 | -   |  |  |  |
| В   | -      | 0.826 | -   |  |  |  |
| С   | -      | 0.050 | -   |  |  |  |
| D   | -      | 0.030 | -   |  |  |  |
| Е   | -      | 0.112 | -   |  |  |  |

## **RECOMMENDED POWERCAP MODULE SOLDER STENCIL**



| PKG | INCHES |       |     |  |  |  |
|-----|--------|-------|-----|--|--|--|
| DIM | MIN    | NOM   | MAX |  |  |  |
| Α   | -      | 1.050 | -   |  |  |  |
| В   | -      | 0.890 | -   |  |  |  |
| С   | -      | 0.050 | -   |  |  |  |
| D   | -      | 0.030 | -   |  |  |  |
| E   | -      | 0.080 | -   |  |  |  |