

6251-430-1DS



# DRD 3515A

# Contents

| Page | Section  | Title                                                                     |  |  |
|------|----------|---------------------------------------------------------------------------|--|--|
| 4    | 1.       | Introduction                                                              |  |  |
| 4    | 1.1.     | Features of the DRD 3515A                                                 |  |  |
| 4    | 1.2.     | System Overview                                                           |  |  |
| 6    | 2.       | Functional Overview                                                       |  |  |
| 6    | 2.1.     | The WorldSpace Signal                                                     |  |  |
| 6    | 2.2.     | General Signal Flow                                                       |  |  |
| 6    | 2.3.     | Power Supply Concept                                                      |  |  |
| 6    | 2.3.1.   | Digital Power Supply                                                      |  |  |
| 6    | 2.3.2.   | Analog Power Supply of the IF Section and the Oscillator                  |  |  |
| 6    | 2.3.3.   | Performance of the Quartz Oscillator                                      |  |  |
| 6    | 2.3.4.   | Analog Power Supplies for the Audio Parts                                 |  |  |
| 7    | 2.4.     | IF Frontend                                                               |  |  |
| 8    | 2.5.     | QPSK Demodulator                                                          |  |  |
| 8    | 2.6.     | Frame Synchronization and Demultiplexing                                  |  |  |
| 8    | 2.6.1.   | Synchronization to MFP and PRCP                                           |  |  |
| 8    | 2.6.2.   | TSCC Acquisition                                                          |  |  |
| 9    | 2.6.3.   | TDM Demultiplexing: Selection of Broadcast Channel                        |  |  |
| 9    | 2.7.     | Viterbi and Reed-Solomon Decoding                                         |  |  |
| 9    | 2.8.     | Broadcast Channel Output and Selection of an Additional Service Component |  |  |
| 9    | 2.9.     | Analog Audio                                                              |  |  |
| 12   | 3.       | Modes of Operation                                                        |  |  |
| 12   | 3.1.     | Interactions Between DRD 3515A and MAS 3506D                              |  |  |
| 12   | 3.2.     | Clock Concept                                                             |  |  |
| 12   | 3.3.     | Operation and Stand-By Modes                                              |  |  |
| 12   | 3.4.     | Power Up Sequence (2 Battery Operation)                                   |  |  |
| 12   | 3.5.     | Power Up Sequence (Operation Without DC/DC Converter)                     |  |  |
| 13   | 3.6.     | Power Down Sequence                                                       |  |  |
| 13   | 3.6.1.   | Full WorldSpace Operation                                                 |  |  |
| 13   | 3.6.2.   | Audio Amplifier Operation                                                 |  |  |
| 13   | 3.6.3.   | WorldSpace Operation Only                                                 |  |  |
| 13   | 3.6.4.   | Off                                                                       |  |  |
| 15   | 4.       | Serial Control Interface                                                  |  |  |
| 15   | 4.1.     | I <sup>2</sup> C-Bus Interface                                            |  |  |
| 15   | 4.2.     | Register Overview                                                         |  |  |
| 18   | 4.3.     | Detailed Description of the Registers                                     |  |  |
| 18   | 4.3.1.   | Main Configuration Register GLB_CONFIG                                    |  |  |
| 19   | 4.3.2.   | IF Input Configuration                                                    |  |  |
| 19   | 4.3.3.   | IF Input: Analog Automatic Gain Control                                   |  |  |
| 19   | 4.3.4.   | QPSK Demodulator Carrier Frequency Offset                                 |  |  |
| 20   | 4.3.4.1. | QPSK Demodulator Receiving Quality Indicator                              |  |  |
| 20   | 4.3.5.   | QPSK Demodulator Timing Recovery Symbol Time.                             |  |  |
| 21   | 4.3.6.   | Analog Audio Gain                                                         |  |  |
| 22   | 4.4.     | Registers for Advanced Features                                           |  |  |
| 23   | 4.5.     | FEC Registers                                                             |  |  |
| 23   | 4.5.1.   | Conventions for the Command Description                                   |  |  |

# Contents, continued

| Page     | Section              | Title                                                   |
|----------|----------------------|---------------------------------------------------------|
| 23       | 4.5.2.               | Detailed DRD 3515A Command Syntax                       |
| 23       | 4.5.2.1.             | Idle Mode                                               |
| 24       | 4.5.2.2.             | TSCC Mode                                               |
| 24       | 4.5.2.3.             | BC Mode                                                 |
| 24       | 4.5.2.4.             | MEM Read                                                |
| 24       | 4.5.2.5.             | MEM Write                                               |
| 24       | 4.5.2.6.             | Default Read                                            |
| 25       | 4.5.3.               | Memory Table                                            |
| 26       | 4.5.4.               | Standard Memory Cells                                   |
| 26       | 4.5.4.1.             | Mute                                                    |
| 26       | 4.5.4.2.             | Test Mode for BER Measurements                          |
| 26       | 4.5.4.3.             | VMinDist                                                |
| 27       | 4.5.4.4.             | Reed-Solomon Error Counter                              |
| 27       | 4.5.4.5.             | Service Component Output of the DRD 3515A               |
| 27       | 4.5.4.6.             | TSCC Information                                        |
| 27       | 4.5.5.               | Encryption Related Memory Cells                         |
| 28       | 5.                   | Interface Specifications                                |
| 28       | 5.1.                 | Broadcast Channel (BC) Interface                        |
| 29       | 5.2.                 | Service Component Interface                             |
| 29       | 5.3.                 | Serial Audio Data Interface                             |
| 31       | 6.                   | Specifications                                          |
| 31       | 6.1.                 | Outline Dimensions                                      |
| 32       | 6.2.                 | Pin Connections and Short Descriptions                  |
| 34       | 6.3.                 | Pin Descriptions                                        |
| 34<br>34 | 6.3.1.               | Power Supply Pins                                       |
| 34       | 6.3.1.1.             | IF-Related Pins                                         |
| 34<br>34 | 6.3.1.2.             | Analog Audio Pins                                       |
| 34<br>35 | 6.3.1.3.             | Oscillator and Clock Pins                               |
|          | 6.3.1.4.             | Digital Interface Section                               |
| 35<br>35 | 6.3.1.4.<br>6.3.1.5. | Other Pins                                              |
| 38       | 6.4.                 | Electrical Characteristics                              |
| 38       | 6.4.1.               | Absolute Maximum Ratings                                |
| 39       | 6.4.2.               | Recommended Operating Conditions                        |
| 39<br>41 | 6.4.3.               | Extended Operating Range                                |
| 41<br>42 | 6.4.4.               | Characteristics                                         |
|          | J. 1. T.             |                                                         |
| 48       | 7.                   | Application Notes                                       |
| 48       | 7.1.                 | Line Output Details                                     |
| 48       | 7.2.                 | Recommended Low Pass Filters for Analog Outputs         |
| 49       | 7.3.                 | Equivalent Output Circuitry in 3 Different Analog Modes |
| 50       | 8.                   | Data Sheet History                                      |

#### StarMan<sup>™</sup> Channel Decoder for a WorldSpace<sup>™</sup> TDM Downlink Carrier

### 1. Introduction

The WorldSpace System is a satellite based digital radio service for direct to home transmission of digital radio programs to WorldSpace radios. The coverage areas of this service are Africa, South America, and parts of Asia.

The DRD 3515A is the part of Micronas' StarMan chipset for demodulating and decoding the signals from the WorldSpace satellites. It performs channel demodulation, error correction, demultiplexing and the separation of one Broadcast Channel (BC). The DRD 3515A additionally provides an embedded stereo D/A converter and an amplifier for headphones or a small loudspeaker. Together with the audio decoder MAS 3506D, a micro controller and an L-band tuner, the DRD 3515A allows the design of compact and low cost WorldSpace receivers.

### 1.1. Features of the DRD 3515A

- Embedded 14.725 MHz crystal oscillator
- Two-battery cell (with DC/DC converter on the MAS 3506D) or three battery cell operation supported
- IF input with AGC and RSSI
- Digital I/Q splitting
- Fast synchronization strategy
- Crystal frequency offset compensation
- Embedded signal quality indication
- Demodulator status observable
- Stored TSCC information available in BC-mode
- Support of ES1 WorldSpace decrypting algorithm
- Full Broadcast Channel (BC) output available
- Optional serial output of one selected Service Component (SC)
- I<sup>2</sup>S input interface for decoded MPEG audio signals
- Stereo D/A converter: S/N > 90 dB, THD < 0.01 %
- Two auxiliary analog stereo inputs
- Baseband audio source selector matrix
- Stereo line output, amplifier for stereo headphones or small mono speaker with click reduction
- Various low power and stand-by functions
- I<sup>2</sup>C controller interface

#### 1.2. System Overview

The Micronas StarMan chip set consists of the channel decoder DRD 3515A and the MPEG Layer 3 audio decoder MAS 3506D. All essential analog and digital building blocks for WorldSpace reception are provided on the Micronas chipset. Together with an L-band tuner and an appropriate controller this set builds a complete StarMan radio receiver.



Fig. 1-1: Standard application of StarMan chipset

Since the DRD 3515A also contains an audio amplifier for headphone or small loudspeaker operation, only a minimum of external components are necessary. The additional inputs for analog signals (e.g. conventional AM/FM receiver, tape etc.) make the amplifier accessible to these audio sources and thus considerably simplify the design of complete radio receivers.

The analog audio output of the WorldSpace signal can be supplied to an external stereo amplifier for higher power output. Also a digital audio signal in standard I<sup>2</sup>S format is provided for high end applications that may require an external D/A converter.

The complete WorldSpace Broadcast Channel (BC) is available as a serial output signal from the DRD 3515A and provides full access to all WorldSpace data by additional decoder modules. The additional Service Component (SC) output of the DRD 3515A may be useful in applications where a data and an audio channel are transmitted simultaneously. In this case the data component is directed to the SC output. The performance requirements for the data decoders are considerably lower for the Service Component because the demultiplexing of the BC-channel is already done inside the DRD 3515A. This function is independent from the audio Service Component extraction in the MAS 3506D.

Service Control Header data are available via I<sup>2</sup>C controller interface from the MAS 3506D.

# DRD 3515A



Fig. 1-2: Block diagram of the DRD 3515A

# 2. Functional Overview

# 2.1. The WorldSpace Signal

The WorldSpace satellite downlink carriers are QPSKmodulated. Every carrier transports a time division multiplex (TDM) signal with an overall gross bit rate of 3.68 Mbit/s. It consists of 96 Prime Rate Channels (PRC) with a gross (net) bit rate of 37.777 (16) kbit/s each and a frame header with the Master Frame Preamble (MFP, synchronization word) and the Time Slot Control Channel (TSCC, composition information).

One to eight of the Prime Rate Channels can be combined to yield one Broadcast Channels with a net bit rate of  $(1 \dots 8)$  times 16 kbit/s (i.e. 16 ... 128 kbit/s).

The TDM data stream is assembled from all 96 Prime Rate Channels either at the main uplink station (transparent mode) or on the satellite by an on board baseband processor (processed mode). For the latter mode each radio station or service provider may separately uplink its own Broadcast Channel via FDMA (frequency division multiplex access).

Depending on the number of combined Prime Rate Channels each Broadcast Channel can be subdivided into one or more Service Components that may contain data services or compressed audio data.

### 2.2. General Signal Flow

The general signal flow within the DRD 3515A is depicted in Figure 2–1. The shaded regions demonstrate the membership of building blocks to different power supply areas. These areas will be selected or deselected depending on the various operating modes of the device.

The input signal of the DRD 3515A is one 3.68 Mb/s QPSK modulated WorldSpace TDM downlink carrier, which is down converted to an IF center frequency of 1.84 MHz. After a digitally controlled analog AGC, the A/D-conversion is performed.

Carrier and signal tracking, I/Q-splitting, and QPSK-demodulation are established digitally.

The information about the required Prime Rate Channels for the chosen Broadcast Channel is identified by the external controller and transmitted to the TDM demultiplexer. The required PRCs are then extracted from the TDM data stream by the demultiplexer. Error correction is done by a Viterbi and a Reed-Solomon decoder. The Service Components contained in this Broadcast Channel may carry compressed audio signals compliant with the MPEG 2 Layer 3 standard or data services. The MAS 3506D selects the wanted audio Service Component and decompresses the Layer 3 encoded audio. The digital audio signal is transmitted back to the DRD 3515A via an  $I^2S$  serial interface for D/A conversion and amplification in the analog baseband block.

### 2.3. Power Supply Concept

All building blocks are implemented in low power CMOS technology. Two basic modes of operation are possible, a two battery operation using the DC/DC converter of the MAS 3506D, and a direct operation on three batteries or a stabilized power supply.

The DRD 3515A has 5 power supply regions.

# 2.3.1. Digital Power Supply

The two digital sections (I<sup>2</sup>C interface and digital WorldSpace decoder blocks) are supplied via pin VDD. The interface part can be switched on via the pin PUP.

To activate the WorldSpace decoder parts the bit WSEN of the register GLB\_CNFG must be set in addition to the PUP signal. This will also cause the WSEN output pin to go to a "high" level.

# 2.3.2. Analog Power Supply of the IF Section and the Oscillator

The IF input section and the quartz oscillator are powered via pin AVDD2. While the clock oscillator is switched on by the PUP signal only, the IF input section needs the WSEN bit of GLB\_CNFG to be set in addition to PUP.

### 2.3.3. Performance of the Quartz Oscillator

If the tuner uses the quartz oscillator of the DRD 3515A as its master clock, it is highly recommended to use a well filtered supply voltage for the AVDD2 pin (e.g. a separate voltage stabilization) to avoid performance degradation of the oscillator due to power supply ripple.

### 2.3.4. Analog Power Supplies for the Audio Parts

The AVDD1 pin supplies the audio D/A converter, the analog switching and volume control parts. The AVDD0 pin supplies the audio amplifier. These parts can be enabled with the bit BAS\_PUP in register GLB\_CNFG.



Fig. 2–1: DRD 3515A power supply sections and necessary enabling signals. The PUP signal is required for all sections.

### 2.4. IF Frontend

The 2nd IF input signal has a carrier frequency of 1.84 MHz and an amplitude between 15 mV and 500 mV. To use the full range of the A/D converter, a digitally controlled analog AGC and a DC offset compensation are used. The gain control leaves enough headroom for very noisy signals with high crestfactors. On the other hand the resolution of the A/D converter is high enough for the second AGC in the digital domain. The gain value of the analog AGC may be read by the micro controller to get the Received Signal Strength Indicator (RSSI, register DMD\_AAG\_AGC). The time constant of the control is designed to cope with different reception conditions and may be adjusted to situations like manual movement of the receiver or mobile operation.

The gain range of the analog AGC is 31 dB, this will cover all standard reception situations including handheld, mobile and home operation. In the case of very strong retransmission in the immediate neighborhood an additional AGC regulator should be provided in the L-band tuner circuit. A single 20 dB attenuation step is sufficient for this task. The controller should watch for overflow continuous IF input via the а DMD AAG AGC register and could then activate this additional attenuation.



Fig. 2–2: Diagram of IF input section

# 2.5. QPSK Demodulator

The QPSK demodulator performs a digital I/Q splitting. A carrier frequency tracking loop and a symbol timing recovery loop are used for demodulation. The carrier tracking range covers carrier frequency offsets caused by crystal tolerances. Thus no carrier frequency feedback control to the tuner PLL is required. A second (pure digital) AGC controls the symbol amplitude for an optimal signal mapping for the subsequent error correction blocks. The phase uncertainty of QPSK modulation is compensated by evaluation of the Master Frame Preamble (MFP). The carrier recovery loop is optimized for operation with small C/N ratio. A fixed carrier frequency offset may be sent to the DRD 3515A after reset in order to compensate for a known frequency offset of the crystal. The quality of the QPSK demodulation may be obtained from the register DMD\_AGC\_RCVQU that displays the I/Q amplitude variance. This signal may be used to optimize the antenna pointing direction. All demodulation and synchronization parameters can be controlled via I<sup>2</sup>C bus.

# 2.6. Frame Synchronization and Demultiplexing

### 2.6.1. Synchronization to MFP and PRCP

The Master Frame Preamble (MFP) is used to synchronize the decoder to the frame of the incoming bitstream. The MFP-detector block additionally eliminates the 90° phase-ambiguity of the QPSK-signal. The MFP-detector has been designed to cope even with bad reception conditions.

The Prime Rate Channel Preambles (PRCP) identify the beginning of each of the 96 Prime Rate Channels (PRC).

For both the Master Frame Preamble detection and Prime Rate Channel Preamble (PRCP) detection dif-

ferent threshold values can be defined for the unsynchronized and synchronized state.

In order to minimize false alarms in the unsynchronized state the threshold value should be high. In the synchronized state though the threshold value should be lower to minimize misses. In this state false alarms are omitted by a windowing technique that only activates the detection circuit when the next preamble is expected. This technique allows to meet the rigid requirements of the WorldSpace specification.

The MFP/PRCP circuits are "synchronized" upon successful detection of the respective preambles. They return to the "unsynchronized" hunting state upon several misses of the respective preambles (see Table 4–13 on page 24).

In addition the MFP-detection returns to "unsynchronized" upon writing to register \$1B (synched threshold values), the PRCP-detection returns to "unsynchronized" upon writing to one of the 8 TDM-timeslot selection registers.

# 2.6.2. TSCC Acquisition

After initial synchronization an acquisition of the Time Slot Control Channel (TSCC) should be performed. The TSCC data will be error corrected and made available to the external controller. The TSCC contains information about all Broadcast Channels on the carrier and the time slots of the corresponding Prime Rate Channels (PRC). The TSCC data can be read out by the controller via the FEC data read register (FEC\_READ) immediately after they have been decoded. After one TSCC block is received, the DRD 3515A indicates the availability of the TSCC data at the SYNC output pin and in an FEC status register.

The TSCC acquisition is initiated after power-up and may be reinitiated via the FEC\_WRITE register at any

time. During TSCC acquisition the normal Broadcast data reception is inhibited (see Section 2.7. on page 9).

#### 2.6.3. TDM Demultiplexing: Selection of Broadcast Channel

Depending on the read TSCC information the controller writes the Prime Rate Channel numbers for the wanted Broadcast Channel in ascending order into the corresponding registers of the DRD 3515A. Also the unused time slots have to be given an unique ID number; however, these unused slots must be disabled. The DRD 3515A must now be switched into the BC mode via register FEC\_WRITE. The demultiplexer takes the selected PRC time slots from the TDM data stream and passes their data to the subsequent forward error correction modules i.e. the Viterbi decoder and the Reed Solomon decoder.

The Service Control Header (SCH) is only available from the MAS 3506D.

# 2.7. Viterbi and Reed-Solomon Decoding

Forward error correction is done by an 1/2-rate Viterbi decoder followed by a Reed-Solomon decoder. These blocks are used either for Broadcast Channel data or for TSCC-data correction. Thus during acquisition of the TSCC normal Broadcast Channel reception is not possible. TSCC acquisition is usually only necessary after power-up. However, the TSCC information (194 bytes) is stored inside of the DRD 3515A and is available to the controller also in the Broadcast mode. This feature reduces the memory requirement for the system controller. The TSCC data will usually change only if the TDM data stream from the satellite is reconfigured.

The Viterbi decoder provides a signal quality information via the FEC\_WRITE/READ functions. This information may be used in addition to the RSSI (register DMD\_AAG\_AGC) or the QPSK demodulation quality (register DMD\_AGC\_RCVQU) for antenna orientation.

Via a flag accessible through the FEC\_WRITE/READ registers the Reed-Solomon decoder indicates whether the error correction was probably successful or failed due to a high input error rate.

#### 2.8. Broadcast Channel Output and Selection of an Additional Service Component

The selected Broadcast Channel is sent via pins BCC and BCD to the MAS 3506D (input pins SIC and SID) for Service Component extraction and MPEG 2 Layer 3 audio decoding. The 2-wire BC-output may also be used by external devices to process Broadcast Channels containing data other than audio.

In addition one Service Component can be selected and activated via the FEC\_WRITE command register. It is then sent to the 3 pin SC-output (SCC, SCD, SBCW). The additional word frame indication (SBCW) on the 3rd line simplifies the connection of optional data decoders. This SC output does not influence the selection of the audio Service Component in the MAS 3506D.

# 2.9. Analog Audio

The backend of the DRD 3515A consists of a digital part that performs the D/A conversion of the World-Space audio signal, and an analog part with a signal switch matrix for additional auxiliary analog audio inputs, filter op amps, a line output, and two low power amplifiers for directly driving stereo headphones or a small monoaural loudspeaker, respectively.

A digital input data signal from the MAS 3506D is passed to the D/A converter of the DRD 3515A in a 16 or 32-bit  $I^2$ S-format. For high quality audio it is recommended to use the 32-bit mode of the  $I^2$ S interface to make use of the full dynamic range provided by the Layer 3 audio transmission.

The D/A-converted signal passes a switch matrix, an analog volume control and a low power amplifier. In addition to the D/A converter, two external stereo signals AUX1 and AUX2 are connected to the switch matrix. The signal path is led over external pins FOUTL/R, FOPL/R and FINL/R to allow external filtering of the analog signals. The FINL/R pins are usable as line outputs (see Section 7.1. on page 48).

The low power amplifier output is provided at the OUT1 and OUT2 pins. If a loudspeaker is connected to these outputs the power amplifier for the right channel must be switched to inverse polarity. In order to optimize the available power the source of the two output amplifiers should be identical, i.e. a monoaural signal.

The stereo headphone requires external 47  $\Omega$  serial resistors in both channels.

A power-off mode for zero power consumption and a low power mode with a fast resume of normal operation is available to optimize battery operation. The 5 V option of the audio parts will result in higher output levels and a better S/N ratio.

The principle of the DRD 3515A baseband processing is shown in Figure 2–3 and Figure 2–4.

#### **Audio Baseband Features**

- High quality stereo D/A-converter
- 2 auxiliary analog stereo input pairs
- Source selector switch
- Mono switch for aux-input pairs
- Op amp connections accessible for customizable lowpass filtering of the analog audio signals
- Stereo analog volume control with 93 dB volume range and mute function
- Integrated low power stereo amplifier
- Stereo headphone or mono loudspeaker operation
- Single ended operation with 3V or 5V power supply
- Power-down mode with fast resume of normal operation
- Click-reduction for power mode switching



Fig. 2-3: Audio input signal switch matrix



Fig. 2-4: Audio Baseband output amplifiers+

### 3. Modes of Operation

#### 3.1. Interactions Between DRD 3515A and MAS 3506D

Both ICs, the DRD 3515A and the MAS 3506D are designed for joint operation. Both ICs interact very closely with respect to the system clock, the supply power concept and the corresponding operating modes. In Figure 3–1 a more detailed diagram shows how both chips are to be combined in a standard WorldSpace receiver.

### 3.2. Clock Concept

The complete chipset is driven by a single crystal at a frequency of 14.725 MHz. The DRD 3515A provides a crystal oscillator (1 in Fig. 3–1) and an appropriate clock buffer. The buffered clock output signal is provided at the RCLK pin. In order to reduce intermodulation with harmonics of the signal, it has a near-sinuosidal shape and a reduced voltage swing. This RCLK signal is also used to drive the digital parts of the tuner and the MAS 3506D. It can be directly connected to its input pin CLKI. In modes, where no MAS 3506D-operation is required, the RCLK signal may be switched off.

Since in the WorldSpace system the rate of the audio or user data channel is not locked to the Master Frame of the satellite (3), the MAS 3506D MPEG audio decoder has an own clock synthesizer which is driven by the DRD 3515A RCLK signal, but frequency-controlled by the data flow of the Broadcast Channel. The synthesizer locks its frequency to a multiple of the incoming BC data; its nominal frequency is 24.576 MHz. The synthesized 24.576 MHz is provided at the OCLK output of the MAS 3506D. This signal will be used as the master clock for the D/A converter in the DRD 3515A (signal 4 in Fig. 3–1).

Although the crystal frequency of 14.725 MHz is no exact submultiple of the L-band receiving frequencies, the selection of appropriate divisors in the PLL will result in a local oscillator frequency with sufficient accuracy (e.g. within 5 or 10 kHz of the target) that by far underbids the expected tolerances of the quartz crystal (50 ppm will result in a deviation of 75 kHz in the L-band).

### 3.3. Operation and Stand-By Modes

Different stand-by functions allow the operation of only those parts of the IC that are needed. The power concept (see Fig. 2–1 on page 7) of the MICRONAS StarMan chipset has been optimized for minimal power consumption with respect to the various operating modes of the chipset.

# 3.4. Power Up Sequence (2 Battery Operation)

In the DC/DC converter mode two external batteries with an expected voltage between 1.8 V and 3.0 V are connected to the DCSO pin of the MAS 3506D DC/DC converter via an inductance. The following sequence is executed after power up using the MAS 3506D DC/DC converter.

- The DC/DC converter and the power supervision start their operation upon a DCEN (DC enable) signal at the MAS 3506D.
- Wait for PUP (power up) output of MAS 3506D which indicates that sufficient output voltage is available.
- Activate PUP input signal at the DRD 3515A.
- The controller has to wait until the WRDY (World-Space ready) signal of the MAS 3506D is activated. This signal indicates that the MAS 3506D has received a valid clock at the RCLK input, i.e. the crystal oscillator of the DRD 3515A is ramped up.
- Select operating mode by an appropriate l<sup>2</sup>C command (e.g. enable WorldSpace operation by setting the bit WSEN in the main configuration register of the DRD 3515A.)
- Enable the audio amplifier output (BAS\_PUP = 1) after the specified charging time of the output decoupling capacitors.

### 3.5. Power Up Sequence (Operation Without DC/ DC Converter)

Without the DC/DC converter a voltage between 3.0 V (absolute minimum 2.7 V) and 3.6 V is expected at the appropriate power supply input pins of both ICs. The DCSO input of the DC/DC converter must be connected to ground.

- The voltage supervision starts its operation upon a DCEN (DC enable) signal at the MAS 3506D.
- All other commands are as described in Section 3.4.

It is possible to directly connect the PUP output of the MAS 3506D to the PUP input of the DRD 3515A. However, if more sophisticated tasks are to be performed (e.g. battery voltage measurement with help of the power supervision circuit of the MAS 3506D), it is advised to route this line through the controller.

### 3.6. Power Down Sequence

- Mute the audio output.
- Switch audio input to DAC (BAS\_SRC = 00).
- Switch audio block into "low power mode" (BAS\_PUP = 0).
- Disable the PUP pin at the DRD 3515A.
- Disable the DCEN pin at the MAS 3506D.

# 3.6.1. Full WorldSpace Operation

All digital parts of the DRD 3515A are activated. After the power up sequence, the controller should set the WSEN bit. This will enable the WorldSpace decoder within the DRD 3515A and will validate the WSEN signal pin. This signal should be connected with the corresponding input of the MAS 3506D and with the "enable signals" of the tuner.

WSEN = 1,  $BAS_PUP = 1$ .

### 3.6.2. Audio Amplifier Operation

Only I<sup>2</sup>C bus, audio source selector, volume control, audio amplifier and crystal oscillator are active.

All digital functions except the I<sup>2</sup>C interface and the crystal oscillator can be powered down by setting WSEN to 0; thus the WorldSpace decoding functions of the DRD 3515A are put to stand-by and the WSEN output pin is forced to 0 which disables the audio decoding function of the MAS 3506D. This feature reduces the power consumption when only the audio amplifier and its co-functions (audio source selector, volume control) are needed to process external analog audio signals.

The audio baseband can additionally be switched into a "stand-by mode" (see Section on page 10).

WSEN = 0,  $BAS_PUP = 1$ .

#### 3.6.3. WorldSpace Operation Only

The analog functions (switch, volume control, amplifier) can be powered down by clearing the control bit BAS\_PUP. This yields operation of the WorldSpace decoder part up to the Broadcast Channel output.

WSEN = 1,  $BAS_PUP = 0$ .

Although the current in the analog parts is reduced considerably, there is some current needed to resume very quickly to normal mode without any clicks.

It is recommended to switch the input source of the analog part to the D/A only while BAS\_PUP is 0! Otherwise there would exist an unavoidable path from the AUX-inputs to the outputs.

### 3.6.4. Off

By deactivating the PUP input signal the complete DRD 3515A is switched into zero power mode.

To avoid an unwanted DC path from the auxiliary audio inputs to the outputs it is recommended to switch the input source of the analog part to D/A (BAS\_SRC = 0) before deactivating the PUP pin.



DRD 3515A



14

### 4. Serial Control Interface

Communication between the DRD 3515A and the external controller is done via  $I^2C$  serial control interface.

# 4.1. I<sup>2</sup>C-Bus Interface

The DRD 3515A is equipped with an  $I^2$ C-bus slave interface. It then may use  $I^2$ C clock synchronization to slow down the interface if required. The  $I^2$ C-bus interface uses one level of subaddresses: one  $I^2$ C-bus address is used to address the IC and a subaddress selects one of the internal registers. The  $I^2$ C-bus chip address is given below.

dev\_write = \$38 dev\_read = \$39

**Note:** The I<sup>2</sup>C address is subject to change

Table 4-1: Bits of I<sup>2</sup>C-address

| A6 | A5 | A4 | A3 | A2 | A1 | A0 | W/R |
|----|----|----|----|----|----|----|-----|
| 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0/1 |

The registers of the DRD 3515A have 8 or 16-bit data size; 16-bit registers are accessed by reading/writing two 8-bit data words.

Fig. 4–1 shows  $I^2$ C-bus protocols for read and write operations of the interface; the read operation requires an extra start condition and repetition of the chip address with read command set.

### 4.2. Register Overview

Table 4–2 gives definitions of the DRD 3515A control and status registers. The number of bits indicated for each register in the table is the number of bits implemented in hardware. Write registers that can be read back are indicated in Table 4–2.

A hardware reset initializes all control registers to 0. The automatic chip initialization after power on reset or a positive edge at the PUP pin loads a selected set of registers with the default values given in Table 4–2.

The register modes given in Table 4-2 are

- w write only register
- r/w read/write data register
- r read data from DRD 3515A

The mnemonics used in the Micronas DRD 3515A demo software are given in the last column.

#### Example: 16-bit I2C write access

| S | dev_write | А | subaddress | А | high byte data | А |   |
|---|-----------|---|------------|---|----------------|---|---|
|   |           |   |            |   | low byte data  | А | Ρ |

# Example: 8-bit I<sup>2</sup>C read access



**Fig. 4–1:** I<sup>2</sup>C-Bus protocol

The following abbreviations have been used within register names and register bits.

| GLB_<br>DMD_<br>TDM_<br>FEC_<br>BAS_ | Global configuration<br>IF input and QPSK demodulator<br>Time division demultiplexer<br>Viterbi and Reed Solomon forward error<br>correction<br>Analog audio baseband | _AAG_<br>_AGC_<br>_AMP_<br>_BAS<br>_CLK_<br>_CNFG_<br>_CNT_<br>_COEF_<br>_CR_<br>_CYIN_<br>_DIS_<br>_EN_<br>_EQU_<br>_FB_<br>_LFSR_<br>_FB_<br>_LFSR_<br>_PRC_<br>_PRC_<br>_PUP_<br>_SELF_<br>_TH_<br>_TR_ | Amplifier<br>Analog audio baseband<br>Clock<br>Configuration<br>Count<br>Coefficient<br>Carrier recovery<br>Carry input<br>Disable<br>Enable<br>Equal<br>Feedback<br>Pseudo-Random-Generator<br>Master Frame Preamble<br>Phase recovery<br>Prime Rate Channel<br>Power up<br>Self test<br>Threshold<br>Timing recovery |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      |                                                                                                                                                                       | _TR_<br>_TS_                                                                                                                                                                                               | Time slot                                                                                                                                                                                                                                                                                                              |

### Table 4–2: Register List

| l <sup>2</sup> C Sub-<br>address<br>(hex) | No of<br>bits | R/W    | Function                                                                                                                                                                                                                                                                                                                          | Default/<br>Target<br>values<br>(hex) | Name                                                                 |
|-------------------------------------------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------|
| GLOBAL C                                  | ONFIGU        | RATION | GLB                                                                                                                                                                                                                                                                                                                               |                                       |                                                                      |
| 01                                        | 8             | w      | global configuration                                                                                                                                                                                                                                                                                                              | 0                                     | GLB_CONFIG                                                           |
|                                           |               |        | bit[7]WorldSpace mode enablebit[6]select 5 V mode 0 = $3.3$ V, 1 = 5 Vbit[5]I <sup>2</sup> S word length 0 = 16 bit, 1 = 32 bitbit[4]audio power 0 = low power, 1 = operationbit[3,2]input sel. 0 = D/A, 1 = AUX1, 2 = N/A,<br>3 = AUX2bit[1]mono/stereo for AUX inputs<br>0 = stereo, 1 = monobit[0]invert right power amplifier | 0<br>0<br>0<br>0<br>0<br>0            | WSEN<br>SEL5V<br>SI_IMOD<br>BAS_PUP<br>BAS_SRC<br>BAS_MS<br>BAS_INVR |
| IF INPUT S                                | ECTION I      | DMD    |                                                                                                                                                                                                                                                                                                                                   |                                       |                                                                      |
| 2E                                        | 8             | w      | analog AGC configuration<br>bit [7] reserved bit, keep '0'<br>bit [6] reserved bit, keep '0'<br>bit [5] reserved bit, keep '0'<br>bit [4] input DC control loop enable<br>bit [3] AGC control loop enable<br>bit [2:0] AGC time constant                                                                                          | 19<br>0<br>0<br>1<br>1<br>1           | DMD_AAG_CNFG<br>AAG_DC_EN<br>AAG_AGC_EN<br>AAG_PARA_KI               |
| 2F                                        | 8             | r/w    | bit [4:0] analog AGC amplification set/return (target)                                                                                                                                                                                                                                                                            | 16                                    | DMD_AAG_AGC                                                          |

# Table 4-2: Register List

| l <sup>2</sup> C Sub-<br>address<br>(hex) | No of<br>bits | R/W     | Function                                                                                                                | Default/<br>Target<br>values<br>(hex) | Name                               |
|-------------------------------------------|---------------|---------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------|
| QPSK DEN                                  | IODULAT       | OR DM   | D                                                                                                                       |                                       |                                    |
| 20                                        | 8             | r/w     | carrier frequency offset (target)                                                                                       | 0                                     | DMD_CR_F                           |
| 26                                        | 8             | r       | receiving quality (average I/Q amplitude variance)<br>bit[7:4] receiving quality (target)<br>bit[3:0] AGC-gain (target) | 2<br>0<br>2                           | DMD_AGC_RCVQU<br>RCVQU<br>AGC_GAIN |
| 28                                        | 8             | r/w     | timing recovery symbol time (target)                                                                                    | 0                                     | DMD_TR_TS                          |
| TDM_DEM                                   | ULTIPLE       | XER TDI | М                                                                                                                       |                                       |                                    |
| 11                                        | 8             | r/w     | TDM time slot 1<br>bit [7] time slot 1 enable<br>bit [6:0] time slot 1 channel ID (PRC number<br><1 96>)                | 81<br>1<br>1                          | TDM_T_SLOT_1<br>TS_EN<br>PRC       |
| 12                                        | 8             | r/w     | TDM time slot 2bit [7]time slot 2 enablebit [6:0]time slot 2 channel ID (PRC number)                                    | 3<br>0<br>3                           | TDM_T_SLOT_2<br>TS_EN<br>PRC       |
| 13                                        | 8             | r/w     | TDM time slot 3<br>bit [7] time slot 3 enable<br>bit [6:0] time slot 3 channel ID (PRC number)                          | 5<br>0<br>5                           | TDM_T_SLOT_3<br>TS_EN<br>PRC       |
| 14                                        | 8             | r/w     | TDM time slot 4<br>bit [7] time slot 4 enable<br>bit [6:0] time slot 4 channel ID (PRC number)                          | 7<br>0<br>7                           | TDM_T_SLOT_4<br>TS_EN<br>PRC       |
| 15                                        | 8             | r/w     | TDM time slot 5<br>bit [7] time slot 5 enable<br>bit [6:0] time slot 5 channel ID (PRC number)                          | 9<br>0<br>9                           | TDM_T_SLOT_5<br>TS_EN<br>PRC       |
| 16                                        | 8             | r/w     | TDM time slot 6<br>bit [7] time slot 6 enable<br>bit [6:0] time slot 6 channel ID (PRC number)                          | В<br>0<br>В                           | TDM_T_SLOT_6<br>TS_EN<br>PRC       |
| 17                                        | 8             | r/w     | TDM time slot 7<br>bit [7] time slot 7 enable<br>bit [6:0] time slot 7 channel ID (PRC number)                          | D<br>0<br>D                           | TDM_T_SLOT_7<br>TS_EN<br>PRC       |
| 18                                        | 8             | r/w     | TDM time slot 8<br>bit [7] time slot 8 enable<br>bit [6:0] time slot 8 channel ID (PRC number)                          | F<br>O<br>F                           | TDM_T_SLOT_8<br>TS_EN<br>PRC       |
| FORWARD                                   | ERROR         | CORRE   | CTION FEC                                                                                                               |                                       |                                    |
| 30                                        | 8             | w       | FEC command and data write register                                                                                     |                                       | FEC_WRITE                          |
| 31                                        | 8             | r       | FEC data read register                                                                                                  | 0                                     | FEC_READ                           |

#### Table 4-2: Register List

| l <sup>2</sup> C Sub-<br>address<br>(hex) | No of<br>bits | R/W     | Function                                                                                                                                                                                                                                                                                                      | Default/<br>Target<br>values<br>(hex) | Name                                            |
|-------------------------------------------|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------|
| ANALOG B                                  | ASEBAN        | ID AUDI | O BAS                                                                                                                                                                                                                                                                                                         |                                       |                                                 |
| 40                                        | 16            | w       | audio volume control<br>bit [15] set to '0'<br>bit [14] Disable RCLK<br>bit [13:8] analog audio volume level left:<br>$0 = mute; 1 = -75 dB; 2C_h = 0 dB,$<br>$38_h = +18 dB$<br>bit [7:6] set to '0'<br>bit [5:0] analog audio volume level right<br>$0 = mute; 1 = -75 dB; 2C_h = 0 dB,$<br>$38_h = +18 dB$ | 0<br>0<br>0<br>0<br>0                 | BAS_AUDIO<br>RCLK_OFF<br>VOL_LEV_L<br>VOL_LEV_R |

# 4.3. Detailed Description of the Registers

# 4.3.1. Main Configuration Register GLB\_CONFIG

The main configuration register GLB\_CONFIG is used to enable/disable WorldSpace operation, different power modes and to control the analog audio backend.

| Table 4-3: GLB_CONFIG register (\$01, write |
|---------------------------------------------|
|---------------------------------------------|

| Bits               | Signal                      | Comment                                                                 |
|--------------------|-----------------------------|-------------------------------------------------------------------------|
| [7]<br>Reset = 0   | WSEN<br>0<br>1              | WorldSpace enable<br>disable WorldSpace<br>enable WorldSpace            |
| [6]<br>Reset = 0   | SEL5V<br>0<br>1             | select 5 V mode for the<br>audio blocks<br>3.3 Volt mode<br>5 Volt mode |
| [5]<br>Reset = 0   | SI_IMOD<br>0<br>1           | I <sup>2</sup> S word length<br>16 bits<br>32 bits                      |
| [4]<br>Reset = 0   | BAS_PUP<br>0<br>1           | power for audio<br>low power stand by<br>normal operation               |
| [3,2]<br>Reset = 0 | BAS_SRC<br>0<br>1<br>2<br>3 | audio input selector<br>DAC<br>AUX1<br>N/A<br>Aux2                      |
| [1]<br>Reset = 0   | BAS_MS<br>0<br>1            | mono/stereo for AUX<br>stereo<br>mono                                   |
| [0]<br>Reset = 0   | BAS_INVR<br>0<br>1          | invert right audio channel<br>off<br>on                                 |

# - WSEN

If set, the WorldSpace mode of the DRD 3515A is enabled and the WSEN signal is activated at the output. Disabling this bit powers down all digital parts that are used exclusively for WorldSpace decoding.

# – SEL5V

The SEL5V signal switches the internal bandgap reference voltage. In normal mode (SEL5V = 0) a power supply voltage of 3 V is expected for VSUP<sub>A</sub> (pins AVDD0/1) and the bandgap reference is switched to 1.5 V. If SEL5V = 1, a minimal power supply voltage of 4.5 V is expected for VSUP<sub>A</sub> (pins AVDD0/1) and the bandgap reference voltage is switched to 2.25 V. In the latter mode the signal level is increased by a factor of 1.5 (3.5 dB).

### - SI\_IMOD

The IMOD bit configures the  $I^2S$  digital audio interface for different digital word lengths. In default mode, a word length of 16 bits/sample is expected. However, if additionally an external DAC is connected to the  $I^2S$  output signal of the MAS 3506D, the full MPEG audio data resolution may be required. In this case the MAS 3506D will generate 32-bit samples. The special structure of the DRD 3515A digital input interface that uses only 2 input lines needs this additional information about the  $I^2S$  word length.

- BAS\_PUP

The BAS\_PUP bit enables full operation of the analog baseband processing. If the BAS\_PUP bit is cleared the analog baseband processing is switched into the low power stand by mode: The analog output is muted and the power consumption of the analog backend is reduced considerably. However, some parts are still working to provide a very fast resume of the full operation with minimum click.

# – BAS\_SRC

The BAS\_SRC bits select the DAC or one of the

AUX1/AUX2 input lines as shown in Fig. 2–3.

– BAS\_MS

In normal operating mode stereo signals are expected. However, monoaural output may be required e.g. to optimize the output power of a single loudspeaker. If AUX signals are selected, they can be converted to a monoaural signal by setting the BAS\_MS bit. The BAS\_MS bit setting also affects the line output signal at FINL/R (see Fig. 2–3 on page 10).

For the D/A converter signal the mono conversion must be performed in the digital domain, i.e. in the MPEG audio decoder.

- BAS\_INVR

The power amplifier for the right channel will be switched to inverted polarity by setting this bit. The inversion is required if a single loudspeaker is connected to the OUT1 and OUT2 pins. In this case the output amplifiers work in bridge mode to allow maximum difference voltage swing (see Fig. 2–4 on page 11).

# 4.3.2. IF Input Configuration

| Bits              | Signal                                              | Comment                                                                                                                           |  |
|-------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| [4]<br>Reset = 1  | AAG_DC_EN                                           | IF input DC control loop<br>enable (see Fig. 2–2)                                                                                 |  |
|                   | 0<br>1                                              | disable AGC DC loop<br>enable AGC DC loop                                                                                         |  |
| [3]<br>Reset = 1  | AAG_AGC_EN<br>0<br>1                                | IF input AGC enable<br>disable AGC function<br>enable AGC function                                                                |  |
| [20]<br>Reset = 1 | AAG_PARA_KI<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | AGC time constant<br>4.48 ms/dB<br>2.24 ms/dB<br>1.12 ms/dB<br>1.25 ms/dB<br>0.58 ms/dB<br>0.28 ms/dB<br>0.07 ms/dB<br>0.04 ms/dB |  |

- AAG\_DC\_EN

The AAG\_DC\_EN bit enables or disables the automatic DC compensation (see Figure 2–2).

- AAG\_AGC\_EN The AAG\_AGC\_EN bit enables or disables the automatic gain control.
- AAG\_PARA\_KI

By setting AAG\_PARA\_KI time constant register, the reaction of the AGC with respect to level changes of the IF-input signal can be modified. This is a useful option for adjusting the behavior to different reception environments.

#### 4.3.3. IF Input: Analog Automatic Gain Control

Table 4-5: DMD\_AAG\_AGC register (\$2F, read/write)

| Bits              | Signal          | Comment                  |
|-------------------|-----------------|--------------------------|
| [40]<br>Reset = 0 | DMD_AAG<br>_AGC | read/write               |
|                   | 0<br>1          | 0 dB gain<br>1 dB gain   |
|                   | <br>30<br>31    | 30 dB gain<br>31 dB gain |

### – DMD\_AAG\_AGC

If the AAG\_AGC\_EN bit is enabled, reading DMD\_AAG\_AGC returns a value that is inversely proportional to the signal strength of the IF input signal. If the AAG\_AGC\_EN bit is cleared, reading DMD\_AAG\_AGC returns the default value or the value that has been written previously. Writing to the DMD\_AAG\_AGC register is only of duration if the AAG\_AGC\_EN bit is set to 0.

### 4.3.4. QPSK Demodulator Carrier Frequency Offset

Table 4-6: DMD CR F register (\$20, read/write)

| Bits      | Signal         | Comment                           |
|-----------|----------------|-----------------------------------|
| [70]      | DMD_CR_F       | read/write IF frequency deviation |
| Reset = 0 | -128<br>-127   | –115 kHz<br>–114 kHz              |
|           | <br>0          | 0 kHz                             |
|           | <br>126<br>127 | 113 kHz<br>114 kHz                |

- The DMD CR F sets/returns the actual input carrier frequency relative to the nominal IF-center frequency of 1.840 MHz. After synchronization to a WorldSpace channel, this register reflects a value that depends on the actual frequency deviation due to the accuracy and stability of the 14.725 MHz crystal and that of the tuner reference. This value can be stored into a non-volatile controller memory and rewritten to the DMD CR F register after power-up or re synchronization. This measure will considerably speed up carrier and timing synchronization for noisy channels. Reading the DMD CR F register in the power-down cycle and rewriting it with the same value in the power-up cycle will help the digital carrier frequency recovery to find the satellite signal.

### 4.3.4.1. QPSK Demodulator Receiving Quality Indicator

| Bits  | Signal                                                           | Comment                                                                                                                          |  |
|-------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| [7:4] | RCVQU<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 15 | receiving quality (C/N)<br>40 dB<br>20 dB<br>17 dB<br>14 dB<br>12 dB<br>11 dB<br>9 dB<br>7 dB<br>6 dB<br>4 dB<br>below threshold |  |
| [3:0] | AGC_GAIN<br>0<br>1<br>2<br><br>15                                | gain of digital AGC<br>not allowed<br>Gain = 1/4<br>Gain = 2/4<br>Gain = 15/4                                                    |  |

### Table 4-7: DMD\_AGC\_RCVQU register (\$26, read)

 The 4 MSBs of the register return the receiving quality indicated by the average I/Q amplitude variance as detected by the QPSK demodulator. The values of Table 4–19 on page 27 depend on the amplitude target of the digital AGC (AGC\_GAIN).

The values read out by the receiving quality evaluation are only meaningful, if the digital AGC is not in saturation.

 The 4 LSBs of the register return the actual gain of the QPSK demodulator's digital AGC and phase recovery control.

# 4.3.5. QPSK Demodulator Timing Recovery Symbol Time.

| Bits               | Signal    | Comment                                            |
|--------------------|-----------|----------------------------------------------------|
| [7:0]<br>Reset = 0 | DMD_TR_TS | f <sub>symb-crystal</sub> - f <sub>symb-recv</sub> |
| -105 <sub>d</sub>  |           | –184 Hz                                            |
| <br>-1<br>0<br>1   |           | <br>–1.75 Hz<br>0 Hz<br>1.75 Hz                    |
| <br>105            |           | 184 Hz                                             |

Table 4–8: DMD\_TR\_TS register (\$28, read/write)

 The DMD\_TR\_TS sets/returns the internal symbol timing standard offset that locks on the symbol timing of the incoming data stream which is nominally 1.84 MHz. After synchronization to a WorldSpace channel, this register reflects a value that depends on the actual frequency deviation due to the accuracy and stability of the 14.725 MHz crystal. This value can be stored into a non-volatile controller memory and rewritten to the DMD\_TR\_TS register after power-up or re synchronization. This measure will considerably speed up timing synchronization especially for noisy channels. Values should not exceed the range given above.

- TDM Time Slot Registers.

| Bits                                                  | Signal | Comment                                |
|-------------------------------------------------------|--------|----------------------------------------|
| [7]<br>Reset = 0<br>(Reset = 1<br>for register<br>11) | TS_EN  | enable time slot n                     |
| [6:0]<br>Different<br>reset<br>values                 | PRC    | Prime Rate Channel ID<br>number <1 96> |

- A requested Broadcast Channel may consist of 1 or more (up to 8) Prime Rate Channels. The according PRC ID numbers are documented in the TSCC information.
- The PRC numbers for the requested Broadcast Channel must be deposited in the lowest TDM\_T\_SLOT registers in ascending order. These time slots must be enabled by setting bit TS\_EN.
- If the BC consists of less than 8 PRCs the controller must also deposit Prime Rate Channel numbers to all unused TDM\_T\_SLOT registers as well. These PRC numbers must be unique (one number must only occur once) and different from those used to build the requested BC. Unused TDM\_T\_SLOT registers must be disabled (i.e. TS\_EN = 0).
- Writing to one of the TDM\_T\_SLOT registers will set the PRC preamble detection algorithm to the "unsynched" state (see Table 4–13 on page 24). During normal reception these registers must not be written.

### 4.3.6. Analog Audio Gain

Table 4-10: BAS\_AUDIO (\$40, write)

| Bits      | Signal          | Comment                              |
|-----------|-----------------|--------------------------------------|
| [14]      | RCLK_OFF        | disable RCLK                         |
|           | 0<br>1          | RCLK available<br>RCLK disabled      |
| [13:8]    | VOL_LEV_L       | Analog volume left                   |
| Reset = 0 | 0<br>1<br>2     | Mute<br>-75.0 dB<br>-72.0 dB         |
|           | <br>7<br>8<br>9 | <br>–57.0 dB<br>–54.0 dB<br>–52.5 dB |
|           | <br>44<br>45    | <br>0.0 dB<br>+1.5 dB                |
|           | <br>55<br>56    | <br>+16.5 dB<br>+18.0 dB             |
| [5:0]     | VOL_LEV_R       | Analog volume right                  |
| Reset = 0 | 0<br>1<br>2     | Mute<br>–75.0 dB<br>–72.0 dB         |
|           | <br>7<br>8<br>9 | <br>–57.0 dB<br>–54.0 dB<br>–52.5 dB |
|           | <br>44<br>45    | <br>0.0 dB<br>+1.5 dB                |
|           | <br>55<br>56    | <br>+16.5 dB<br>+18.0 dB             |

- RCLK\_OFF is used to disable the RCLK output signal.
- VOL\_LEV\_L/R bits are used to control the volumes of the audio amplifiers. For loudspeaker operation the amplification of both channels must be equal.
- For best loudspeaker performance it is recommended (but not mandatory) to use a mono audio source by either selecting the proper audio matrix mixing coefficients in the MAS 3506D or by setting the BAS\_MS bit in the GLB\_CONFIG register for AUX input sources. Note that the line outputs will also be affected by these settings.

# 4.4. Registers for Advanced Features

The following registers are only needed for advanced features such as adjusting the demodulation parameters to special situations (e.g. car radio) or different than the recommended hardware configuration (e.g.

2nd IF spectrum not mirrored). The use of these registers is not needed for normal WorldSpace operation and thus they should normally be left at their default values.

| l <sup>2</sup> C Sub-<br>address<br>(hex) | No of<br>bits        | R/W    | Function                                                                                                                   | Default/<br>Target<br>values<br>(hex) | Name                                     |  |
|-------------------------------------------|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------|--|
| IF INPUT SE                               | IF INPUT SECTION DMD |        |                                                                                                                            |                                       |                                          |  |
| 2D                                        | 8                    | r/w    | DC value of digitized input signal (target)                                                                                | 0                                     | DMD_AAG_DC                               |  |
| QPSK DEM                                  | ODULAT               | OR DMI | )                                                                                                                          | -                                     |                                          |  |
| 21                                        | 8                    | r/w    | carrier recovery amplitude validation threshold                                                                            | 41                                    | DMD_CR_A_TH                              |  |
| 22                                        | 8                    | r/w    | phase validation threshold                                                                                                 | 52                                    | DMD_CR_P_TH                              |  |
|                                           |                      |        | bit [7:6] Viterbi gain<br>bit [5:0] phase threshold                                                                        | 1<br>12                               | PR_VGAIN<br>CR_P_TH                      |  |
| 23                                        | 8                    | r/w    | frequency validation threshold                                                                                             | 0C                                    | DMD_CR_F_TH                              |  |
|                                           |                      |        | bit [7] TWTA compensation bit 0 (LSB)<br>bit [6] spectrum of IF input signal not mirrored<br>bit [5:0] frequency threshold | 0<br>0<br>0C                          | TWTA_COMP_0<br>PR_CONJ<br>CR_F_TH        |  |
| 24                                        | 8                    | r/w    | carrier and phase recovery control                                                                                         | AC                                    | DMD_CR_PARA                              |  |
|                                           |                      |        | bit [7] select downsampling in MTA filter between<br>8 and 4                                                               | 1                                     | CR_PARA_4                                |  |
|                                           |                      |        | bit [6] TWTA compensation bit 1<br>bit [5:3] frequency control loop<br>bit [2:0] I-part of phase recovery control loop     | 0<br>5<br>4                           | TWTA_COMP_1<br>CR_PARA_F<br>CR_PARA_P_KI |  |
| 25                                        | 8                    | r/w    | amplitude target of digital AGC                                                                                            | 4B                                    | DMD_AGC_A_TGT                            |  |
| 27                                        | 8                    | r/w    | digital AGC and phase recovery control                                                                                     | 2C                                    | DMD_AGC_PARA                             |  |
|                                           |                      |        | bit [7] TWTA compensation bit 2 (MSB)<br>bit [6] select downsampling in MTA filter between<br>64 and 32                    | 0<br>0                                | TWTA_COMP_2<br>AGC_PARA_32               |  |
|                                           |                      |        | bit [5:3] I-part of digital AGC control loop<br>bit [2:0] P-part of phase recovery control loop                            | 5<br>3                                | AGC_PARA_A<br>CR_PARA_P_KP               |  |
| 29                                        | 8                    | w      | timing recovery control                                                                                                    | 19                                    | DMD_TR_PARA                              |  |
|                                           |                      |        | bit [6] select downsampling in MTA filter between<br>16 and 8                                                              | 0                                     | TR_PARA_8                                |  |
|                                           |                      |        | bit [5:3] P-part of timing recovery control loop<br>bit [2:0] I-part of timing recovery control loop                       | 3<br>1                                | TR_PARA_TS_KP<br>TR_PARA_TS_KI           |  |
| TDM_DEMULTIPLEXER TDM                     |                      |        |                                                                                                                            |                                       |                                          |  |
| 19                                        | 16                   | w      | TDM synchronization unsynched threshold values                                                                             | 4C27                                  | TDM_TH_USYNC                             |  |
|                                           |                      |        | bit [15] set to '0'<br>bit [14:8] Master Frame Preamble (MFP) threshold<br>(in unsynchronized state)<br>bit [7] set to '0' | 0<br>4C<br>0                          | MFP_TH_USYNC                             |  |
|                                           |                      |        | bit [6] set to '0'<br>bit [5:0] Prime Rate Channel (PRC) preamble<br>threshold (in unsynchronized state)                   | 0<br>27                               | PRC_TH_USYNC                             |  |

Table 4-11: Register list for advanced features

| Table 4–11: Register list for advanced features |
|-------------------------------------------------|
|-------------------------------------------------|

| I <sup>2</sup> C Sub-<br>address<br>(hex) | No of<br>bits | R/W | Function                                                                       | Default/<br>Target<br>values<br>(hex) | Name        |
|-------------------------------------------|---------------|-----|--------------------------------------------------------------------------------|---------------------------------------|-------------|
| 1B                                        | 16            | w   | TDM synchronization synched threshold values                                   | 4021                                  | TDM_TH_SYNC |
|                                           |               |     | bit [14:8] Master Frame Preamble (MFP) threshold<br>in synchronized state      | 40                                    | MFP_TH_SYNC |
|                                           |               |     | bit [5:0] Prime Rate Channel (PRC) preamble<br>threshold in synchronized state | 21                                    | PRC_TH_SYNC |

### 4.5. FEC Registers

The FEC Data Read and Write registers have a different functionality in the register space of the DRD 3515A. The FEC registers give access to all function of the internal FEC-processor that performs the error correcting tasks (i.e. Viterbi decoding and Reed-Solomon decoding). Some additional tasks like ES1 decryption and Time Slot Control Channel (TSCC) decoding are also done by this processor. It is controlled by using a special command syntax. These I<sup>2</sup>C commands allow the micro controller to accesss internal states, RAM contents and hidden internal hardware control registers. The following commands are supported by the DRD 3515A.

| Code | Command   | Comment                   |
|------|-----------|---------------------------|
| \$4x | idle mode | select idle mode          |
| \$6x | TSCC mode | switch into TSCC mode     |
| \$7x | BC-mode   | switch into BC-mode       |
| \$8x | Mem-Read  | read from internal memory |
| \$Cx | Mem-Write | write to internal memory  |

The FEC data register control interface is also used for low bit rate data transmission, i.e. the transfer of TSCC data. The synchronization between controller and DRD 3515A will be initiated by the signal on the SYNC pin or by monitoring the status (at the cost of a higher work load for the controller).

The DRD 3515A embedded processor scans the FEC register periodically and checks for pending or new commands. However, due to some time critical firmware parts a certain latency time for the response has to be expected.

### 4.5.1. Conventions for the Command Description

The description of the various commands use the following formalism:

- A data value is split into 4-bit nibbles which are numbered beginning with 0 for the least significant nibble.
- Data values in nibbles are always shown in hexadecimal notation indicated by a preceding "\$".
- A hexadecimal 16-bit number d is written e.g. as d = \$7C63, its four nibbles are: d3 = \$7, d2 = \$C, d1 = \$6, d0 = \$3
- Abbreviations used in the following descriptions
- a address
- d data value
- n byte count value
- o offset value
- x don't care
- S Start
- A Acknowledge
- N Not acknowledge
- P Stop

| dev_write<br>dev_read | \$38<br>\$39 |       |
|-----------------------|--------------|-------|
| FEC_WRITE             | \$30         | (the  |
| FEC_READ              | \$31         | in Ta |

(these addresses are listed

\$31 in Table 4–2 on page 16)

(please see Figure 4-1)

### 4.5.2. Detailed DRD 3515A Command Syntax

#### 4.5.2.1. Idle Mode



Switch DRD 3515A into idle mode. In idle mode neither BC decoding nor TSCC decoding is performed and the DRD 3515A will generate no output at the Broadcast Channel or Service Component output pins.

### 4.5.2.2. TSCC Mode



Switch DRD 3515A into TSCC mode. In TSCC mode no BC decoding is performed and the DRD 3515A will generate no output at the Broadcast Channel or Service Component output pins. The TSCC-data of the Broadcast Channel are extracted and stored for readout by the controller (Section 4.5.4.6. on page 27). After having decoded the TSCC-data successfully the DRD 3515A will indicate this via the SYNC signal and switch into idle mode.

The TSCC mode is the default mode of the DRD 3515A after power-on reset.

#### 4.5.2.3. BC Mode



Switch DRD 3515A into BC mode. In BC mode Broadcast Channel decoding is performed and the DRD 3515A will generate output at the Broadcast Channel output pins and - if an SC is selected - also at the Service Component output pins. Before switching into BC-mode the TDM\_T\_SLOT registers should be written accordingly. In BC mode the SYNC signal indicates that a new SCH has been detected. This signal may be used for calculation of decryption keys.

### 4.5.2.4. MEM Read

This command is e.g. required for reading the TSCC data.



Read data starting at address  $\mathbf{a} = (a2,a1,a0)$  from the internal memory of the DRD 3515A FEC-processor.

For the exact procedure to read the TSCC-data please refer to Section 4.5.4.6. on page 27.

#### 4.5.2.5. MEM Write



Write data starting at address  $\mathbf{a} = (a2,a1,a0)$  to the internal memory of the DRD 3515A FEC-processor.

#### 4.5.2.6. Default Read

| s | dev write | А | FEC READ | А | s | dev read | d1,d0 | Ν | Р |
|---|-----------|---|----------|---|---|----------|-------|---|---|
| - |           |   |          |   | - |          |       |   |   |

The Default Read command immediately returns the content of the main status register of the DRD 3515A in the variable  $\mathbf{d} = (d1, d0)$ . The Default Read is the fastest way to get information from the DRD 3515A and may be used for polling of the FEC-processor status.

#### Table 4-13: Main Status Register

| Bits | Name  | Comment                                                                                                                  | Valid                                       |
|------|-------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 7    | TSCC  | TSCC data available                                                                                                      | Cleared<br>when<br>entering<br>TSCC<br>mode |
| 6    | SyncA | MFP detected, MFP<br>detection circuit is now in<br>"synched" state^                                                     |                                             |
| 5    | RecOK | All Prime Rate Channels<br>for selected BC have<br>been detected, PRCP<br>detection circuit is now in<br>"synched" state | BC Frame<br>(432 ms)                        |
| 4    | RSE   | Reed-Solomon error (at<br>least one RS word with<br>more than 16 errors in one<br>BC Frame)                              | BC Frame<br>(432 ms)                        |
| 3    | SCHE  | SCH not properly detected                                                                                                | PRC Frame<br>(432 ms)                       |

Table 4-13: Main Status Register

| Bits | Name | Comment                                                                                                        | Valid                                             |
|------|------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 2    | SYNC | SYNC pin status, reflects<br>the level of the SYNC pin<br>(active high). In TSCC<br>mode it indicates that new | TSCC:<br>Static<br>BC: Pulse<br>of 25 ms (8       |
|      |      | TSCC data are available.<br>In BC mode it indicates<br>that new encryption<br>information is available.        | PRCs in<br>BC) up to<br>200 ms<br>(1PRC in<br>BC) |
| 1,0  | Indx | Modulo index counter is<br>incremented every BC<br>Frame (432 ms)                                              |                                                   |

#### 4.5.3. Memory Table

The memory areas displayed in the following table can be read and written via  ${\rm I}^2{\rm C}$  commands.

**Important note!** Writing into undocumented memory cells is possible but it is highly recommended not to do so. It may damage the function of the FEC-processor and may even lead to a complete system crash of the decoder operation which can only be restored by a reset.

| Address      | Size<br>(Bytes) | R/W | Function                                                     | Validity          | Name     |
|--------------|-----------------|-----|--------------------------------------------------------------|-------------------|----------|
| \$00f        | 1               | W   | Extended mute function                                       | BC                | Mute     |
| \$014        | 1               | W   | Test settings for bit error rate measurement                 | BC                | BERTest  |
| \$015        | 1               | R   | Minimal Distance of Viterbi decoder                          | BC                | VMinDist |
| \$01a        | 1               | W   | Selects Service Component for the SC output of the DRD 3515A | BC                | SC       |
| \$13e\$1ff   | 194             | R   | TSCC data of selected TDM                                    | always            | TSCCInfo |
| \$200        | 1               | W   | User's Decryption Hierarchy                                  | BC                | SCRank   |
| \$202, \$203 | 2               | R   | Reed-Solomon error accumulator                               | MSB of<br>\$203=1 | RSError  |

# Table 4–14: FEC-Memory Table

Table 4–15: Validity Region for FEC memory cells

| Name   | Validity                                                                                                                                                                                                                                                                                                                       |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| always | The contents of this memory cells can always be read out and will return valid numbers.                                                                                                                                                                                                                                        |
| BC     | Always valid in BC mode. Information that is transmitted in the SCH will be updated every 432 ms indicated by the signal on the SYNC pin.<br><b>Note:</b> In TSCC mode, the writable configuration cells (e.g. EM, PIW0,) will be reset to their default values or cleared and have to be restored after entering the BC-mode. |
| BC(1)  | Signal valid 400 ms after rising edge of SYNC impulse.                                                                                                                                                                                                                                                                         |
| BC(2)  | Must be written within 400 ms after rising edge of SYNC impulse.                                                                                                                                                                                                                                                               |
| SYNC   | Only readable when SYNC signal is active.                                                                                                                                                                                                                                                                                      |

# 4.5.4. Standard Memory Cells

#### 4.5.4.1. Mute

A special extended mute algorithm has been designed that substitutes the data of the BC-output with a dummy output stream if the Reed-Solomon decoder cannot correct the data block. This dummy output causes the MPEG audio decoder to mute. The Service Component output of the DRD 3515A is not affected.

The extended mute function shall be enabled in situations when no corrupted audio output is tolerated. For maximum intelligibility of the audio signal (e.g. for noisy channels) the extended mute function may be switched off.

This extended mute function can be disabled by setting the MSB of location \$00f.

 Table 4–16:
 Extended mute function (\$00f)

| Bits | Signal                | Comment                                                      |
|------|-----------------------|--------------------------------------------------------------|
| [7]  | Ex_Mute_Off<br>0<br>1 | default 0<br>extended mute enabled<br>extended mute disabled |

#### 4.5.4.2. Test Mode for BER Measurements

For bit error rate measurements the Reed-Solomon decoder and its related functions can be switched off. These functions are especially useful with the BER measurement download software for the MAS 3506D.

Table 4-17: BERTest (\$014)

| Bits | Signal | Comment     |
|------|--------|-------------|
| [6]  | RSoff  | Test Mode 1 |
| [5]  | FECoff | Test mode 2 |
| [4]  | SCtoBC | Test mode 3 |

In test mode 1 the Reed-Solomon decoder is switched off. BC descrambling and decryption remain active. Normal BC mode is recovered by clearing this bit.

In test mode 2 all functions of the FEC processor are switched off, i.e. Reed-Solomon, descrambling and decryption are inactive. In this mode the output of the Viterbi decoder is directly sent to the BC output pins. In the Main Status Register (default read) updates are only performed on bit 6 (SyncA) and bit 5 (RecOK). Normal BC mode is recovered by clearing the bit and then issuing a "BC mode" command as described in Section 4.5.2.3. on page 24. In test mode 3 the selected Service Component is not only sent to the SC output but also to the BC output. Normal BC mode is recovered by clearing this bit.

Test modes 1 and 3 may be combined while test mode 2 must not be selected together with any other test mode.

#### 4.5.4.3. VMinDist

The Viterbi Minimal Distance is a highly reliable information about the received signal quality near the signal threshold level. The VMinDist cells are only valid in BC-mode. The Viterbi Minimal Distance is evaluated during the decoding process of the Viterbi decoder.

#### Table 4-18: VMinDist (\$015)

| Bits | Signal   | Comment                            |
|------|----------|------------------------------------|
| [70] | VMinDist | Viterbi Minimal Distance<br>(MSBs) |

The distances of each incoming symbol bit to the nearest decision symbol bit are added.

The numerical value of the Viterbi Minimal Distance depends on the target value of the QPSK-symbol AGC (DMD\_AGC\_A\_TGT register \$25) and the VGAIN setting in the QPSK demodulator. With the chosen default values for the target value, a PR\_VGAIN (in DMD\_CR\_P\_TH register \$22) of 2 and noise free input signals, the optimal value of 56 will be displayed in memory cell \$15.

If noise is added to the signal, the TDM\_I and TDM\_Q signals will deviate from the two bit decision values and thus increase the VMinDist value.

The expected range for the Viterbi Mindistance in register \$15 is:

- optimal theoretical value: 56
- good signal quality: 59
- bad signal quality: 70
- highest possible value: 112

## 4.5.4.4. Reed-Solomon Error Counter

A 10 bit counter accumulates all errors that occurred in the Reed-Solomon words of one BC frame. More than 16 errors in a single Reed-Solomon word (worst case) will increment the counter by 17. The counter value is only valid in the BC mode of the FEC processor and only as long as the MSB of location \$203 is equal to one.

 Table 4–19: MSBs of accumulated Reed-Solomon errors (\$203)

| Bits | Signal       | Comment                                                                                           |
|------|--------------|---------------------------------------------------------------------------------------------------|
| [7]  | RSErrorValid | Set bit indicates a<br>correctly decoded SCH<br>preamble which means<br>that the RSError is valid |
| [10] | RSError      | 2 MSBs of 10 bit Reed-<br>Solomon error<br>accumulator                                            |

 Table 4–20:
 LSBs of accumulated Reed-Solomon errors (\$202)

| Bits | Signal  | Comment                                                |
|------|---------|--------------------------------------------------------|
| [70] | RSError | 8 LSBs of 10 bit Reed-<br>Solomon error<br>accumulator |

# 4.5.4.5. Service Component Output of the DRD 3515A

The SC-memory cell has to be written to select one Service Component for the SCC, SCD, SCW output lines of the DRD 3515A. This choice does not influence the selection of the Layer 3 audio Service Component in the MAS 3506D.

If a selected SC does not exist, there will be no output.

Table 4–21: SC-output (\$01a)

| Bits | Signal                                                    | Comment                                                                        |
|------|-----------------------------------------------------------|--------------------------------------------------------------------------------|
| [30] | SC                                                        | SC-output                                                                      |
|      | 0(default)<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>915 | no SC<br>SC 1<br>SC 2<br>SC 3<br>SC 4<br>SC 5<br>SC 6<br>SC 7<br>SC 8<br>no SC |

#### 4.5.4.6. TSCC Information

TSCC information is available after the TSCC aquisition has been performed in TSCC-mode. After switching into BC-mode the TSCC information is still available for being read out by the controller. Thus, in cases where the TDM downlink is not changed but only a new Broadcast Channel is selected by the user, the previously stored TSCC information can be reused.

The TSCC information is stored in the memory cells \$13e .. \$1ff and contains 194 bytes. The alignment is shown in the following table.

| Memory Cell | Variable            |
|-------------|---------------------|
| \$13e       | TDM Identifier[158] |
| \$13f       | TDM Identifier[70]  |
| \$140       | TSCW1[158]          |
| \$141       | TSCW1[70]           |
|             |                     |
| \$1fe       | TSCW96[158]         |
| \$1ff       | TSCW96[70]          |

Table 4-22: TSCC-fields

The read-out is performed with the MEM Read command explained in Section 4.5.2.4. on page 24. Reading should start at address  $\mathbf{a} = \$13e$ ; for the complete TSCC-information 194 bytes (96 TSCC-word plus TDM identifier) should be transmitted:

Address code: a2 = \$1, a1 = \$3, a0 = \$e Byte count: n1 = \$c, n0 = \$2

Telegrams for this example: <\$38> <\$30> <\$81> <\$3e> <\$c2> <\$38> <\$31> <\$39> (now read 194 bytes)

### 4.5.5. Encryption Related Memory Cells

A special agreement is necessary to disclose information about the encrytion related memory cells. Please contact Micronas for details.

### 5. Interface Specifications

# 5.1. Broadcast Channel (BC) Interface

The Broadcast Channel is a container signal in the WorldSpace system that is combined of up to 8 Service Components that are all generated by one broadcaster. These services may contain different types of data like audio data (MPEG Layer 3 encoded), picture data, Internet pages etc. For these services the Broadcast Channel output may serve as a distribution link to external data decoders.

The Broadcast Channel output signal consists of 2 wires: A clock (BCC) and a data line (BCD). The data transmitted via the Broadcast Channel are 8 bits wide. The most significant bit is transmitted first.



Fig. 5-1: Format of the Broadcast Channel (BC) interface

As shown in Fig. 5–1 the Broadcast Channel output always combines packages of 8 bits length. The data bits are valid at the negative slope of the clock line. The clock signal BCC is gated in correspondence with the BCD signal. Gating of the clock allows the use of bitstream decoder modules that reconstruct the word boundaries by detecting the clock pauses.

#### 5.2. Service Component Interface

The Service Component (SC) data output interface is used to select one of the Service Components of a Broadcast Channel explicitly. This may simplify the application of an external low performance Service Component decoder. The selection of a Service Component at this output of the DRD 3515A does not influence the selection of an audio Service Component in the MAS 3506D.

The interface has basically the same format as the BC interface. However, the SC has an additional frame identification signal (SBCW).



Fig. 5-2: Format of the Service Component interface

#### 5.3. Serial Audio Data Interface

The serial audio data interface works with a subset of the usual  $I^2S$  lines, the DAD (digital audio data) and the DAI (digital audio frame identification) line. A special clock signal is not used for this interface. The clock information is derived from the OCLK signal which is running at a nominal frequency of 24.576 MHz.

An additional information about the oversampling factor of this clock has to be sent to the DRD 3515A serial interface by the control bit SI\_IMOD in the GLB\_CONFIG register of the DRD 3515A audio baseband block that defines the number of bits per sample.

The interface format is defined in the following figures:



Fig. 5-3: Digital audio interface (serial audio data stream in 16 bit format)



Fig. 5-4: Digital audio interface (32 bit serial data format)

 Table 5–1: Data transmission rates of the serial audio interface in the 16 bit mode

| fs (kHz) | SOI<br>(kHz) | SOC (kHz)      | OCLK<br>(MHz) |
|----------|--------------|----------------|---------------|
| 8        | 8            | 8*16*2 = 256   | 24.576        |
| 12       | 12           | 12*16*2 = 384  | 24.576        |
| 16       | 16           | 16*16*2 = 512  | 24.576        |
| 24       | 24           | 24*16*2 = 768  | 24.576        |
| 32       | 32           | 32*16*2 = 1024 | 24.576        |
| 48       | 48           | 48*16*2 = 1536 | 24.576        |

 Table 5–2: Data transmission rates of the serial audio interface in the 32 bit mode

| fs (kHz) | SOI<br>(kHz) | SOC (kHz)      | OCLK<br>(MHz) |
|----------|--------------|----------------|---------------|
| 8        | 8            | 8*32*2 = 512   | 24.576        |
| 12       | 12           | 12*32*2 = 768  | 24.576        |
| 16       | 16           | 16*32*2 =1024  | 24.576        |
| 24       | 24           | 24*32*2 = 1536 | 24.576        |
| 32       | 32           | 32*32*2 = 2048 | 24.576        |
| 48       | 48           | 48*32*2 = 3072 | 24.576        |

# 6. Specifications

### 6.1. Outline Dimensions

Housing: 44 pin PLCC, alternatively 44 pin QFP.



SPGS704000-1(P44/K)/1E

**Fig. 6–1:** 44-Pin Plastic Leaded Chip Carrier Package **(PLCC44)** Weight approximately 2.5 g Dimensions in mm



SPGS706000-5(P44)/1E

Fig. 6–2: 44-Pin Plastic Metric Quad Flat Pack (PMQFP44) Weight approximately 0.4 g Dimensions in mm

Caution: Start pin and orientation of pin numbering is different for PLCC and QFP-housings!

# 6.2. Pin Connections and Short Descriptions

NC = not connected, leave vacant LV = if not used, leave vacant VSS = if not used, connect to VSS

X = obligatory; connect as described in circuit diagram VDD = connect to VDD

| Pin<br>PMQFP | No.<br>PLCC | Pin Name | Туре   | Connection<br>(If not used) | Short Description                                                                |
|--------------|-------------|----------|--------|-----------------------------|----------------------------------------------------------------------------------|
| 44-pin       | 44-pin      |          |        | (ii not used)               |                                                                                  |
| 1            | 6           | AGNDC    | IN/OUT | х                           | Analog reference ground                                                          |
| 2            | 5           | AVSS1    | SUPPLY | Х                           | VSS 1 for audio stages                                                           |
| 3            | 4           | AVSS0    | SUPPLY | Х                           | VSS 0 for audio output amplifiers                                                |
| 4            | 3           | OUT1     | OUT    | LV                          | Audio Output: Headphone left or<br>Speaker +                                     |
| 5            | 2           | OUT2     | OUT    | LV                          | Audio Output: Headphone right or Speaker -                                       |
| 6            | 1           | AVDD0    | SUPPLY | Х                           | VDD 0 for audio output amplifiers                                                |
| 7            | 44          | AVDD1    | SUPPLY | Х                           | VDD 1 for audio stages                                                           |
| 8            | 43          | ХТІ      | IN     | Х                           | quartz oscillator pin 1                                                          |
| 9            | 42          | хто      | OUT    | Х                           | quartz oscillator pin 2                                                          |
| 10           | 41          | AVDD2    | SUPPLY | Х                           | VDD for IF input                                                                 |
| 11           | 40          | AVSS2    | SUPPLY | Х                           | VSS for IF input                                                                 |
| 12           | 39          | RCLK     | OUT    | LV                          | output reference frequency                                                       |
| 13           | 38          | SGND     | IN     | х                           | Signal GND for IF input                                                          |
| 14           | 37          | IFIN     | IN     | Х                           | differential IF input                                                            |
| 15           | 36          | IFINQ    | IN     | Х                           | differential IF input inverted                                                   |
| 16           | 35          | VREFI    | IN/OUT | Х                           | Reference for IF input                                                           |
| 17           | 34          | VSS      | SUPPLY | х                           | digital VSS                                                                      |
| 18           | 33          | VDD      | SUPPLY | Х.                          | digital VDD                                                                      |
| 19           | 32          | TEQ      | IN     | Х                           | Test Enable, active low                                                          |
| 20           | 31          | PORQ     | IN     | VDD                         | Power On Reset, active low                                                       |
| 21           | 30          | SYNC     | OUT    | LV                          | TSCC mode: TSCC data ready<br>BC mode: Decryption data from new<br>SCH available |
| 22           | 29          | SDA      | IN/OUT | Х                           | SCI-data                                                                         |
| 23           | 28          | SCL      | IN/OUT | Х                           | SCI-clock                                                                        |
| 24           | 27          | SCC      | OUT    | LV                          | Service Component Clock                                                          |
| 25           | 26          | SCD      | OUT    | LV                          | Service Component Data                                                           |
| 26           | 25          | SBCW     | OUT    | Х                           | Service Component Wordstrobe                                                     |

| Pin             | No.            | Pin Name | Туре   | Connection    | Short Description                                           |
|-----------------|----------------|----------|--------|---------------|-------------------------------------------------------------|
| PMQFP<br>44-pin | PLCC<br>44-pin |          |        | (If not used) |                                                             |
| 27              | 24             | WSEN     | OUT    | LV            | WorldSpace enable output                                    |
| 28              | 23             | PUP      | IN     | Х             | power up                                                    |
| 29              | 22             | OCLK     | IN     | Х             | 24.576 MHz input oversampling clock                         |
| 30              | 21             | BCC      | OUT    | LV            | Broadcast Channel clock                                     |
| 31              | 20             | BCD      | OUT    | LV            | Broadcast Channel data                                      |
| 32              | 19             | DAI      | IN     | VSS           | Digital Audio Frame Identification                          |
| 33              | 18             | DAD      | IN     | VSS           | Digital Audio Data                                          |
| 34              | 17             | AUX2L    | IN     | LV            | AUX2 left input for external analog sig-<br>nals (e.g.tape) |
| 35              | 16             | AUX2R    | IN     | LV            | AUX2 right input for external analog signals (e.g. tape)    |
| 36              | 15             | AUX1L    | IN     | LV            | AUX1 left input for external analog sig-<br>nals (e.g. FM)  |
| 37              | 14             | AUX1R    | IN     | LV            | AUX1 right input for external analog signals (e.g. FM)      |
| 38              | 13             | FOUTL    | OUT    | Х             | Output to left external filter                              |
| 39              | 12             | FOPL     | IN/OUT | Х             | Filter op-amp inverting input, left                         |
| 40              | 11             | FINL     | IN/OUT | X             | Input for FOUTL or filter op-amp output (line out)          |
| 41              | 10             | FOUTR    | OUT    | Х             | Output to right filter op-amp                               |
| 42              | 9              | FOPR     | IN/OUT | Х             | Right Filter op-amp inverting input                         |
| 43              | 8              | FINR     | IN/OUT | x             | Input for FOUTR or<br>Filter opamp output (line out)        |
| 44              | 7              | VREF     | IN     | Х             | Analog reference voltage                                    |

Caution: Start pin and orientation of pin numbering is different for PLCC and QFP-housings!

### 6.3. Pin Descriptions

#### 6.3.1. Power Supply Pins

The DRD 3515A combines various analog and digital functions which may be used in different modes. For optimized performance major parts have their own power supply pins. All VSS-ground pins have to be connected.

| VDD | SUPPLY |
|-----|--------|
| VSS | SUPPLY |

The VDD and VSS power supply pair is connected internally with all digital parts of the DRD 3515A.

| AVDD0 | SUPPLY |
|-------|--------|
| AVSS0 | SUPPLY |

AVDD0 and AVSS0 are separate power supply pins that are exclusively used for the on-chip headphone/ loudspeaker amplifiers. AVDD0 and AVDD1 have to be connected together.

| AVDD1 | SUPPLY |
|-------|--------|
| AVSS1 | SUPPLY |

The AVDD1 and AVSS1 pins are supplying the analog audio processing parts except the headphone/loudspeaker amplifiers. AVDD0 and AVDD1 have to be connected together.

| AVDD2 | SUPPLY |
|-------|--------|
| AVSS2 | SUPPLY |

AVDD2 and AVSS2 are separate power supply pins for the analog IF input parts and the quartz oscillator of the DRD 3515A. The circuit board must be layouted in a way that digital noise and power supply ripple on lines connected to these pins are minimized.

#### 6.3.1.1. IF-Related Pins

# IFIN IN IFINQ IN

The IFIN and IFINQ-pins are differential IF-input pins for a WorldSpace 2nd IF signal on 1.84 MHz.

For single ended IF-sources, the IFIN-pin should be used as the AC reference and IFINQ represents the single-ended input. In this case IFIN has to be connected to SGND via a capacitor.

#### SGND

IN

The SGND-pin serves as analog reference pin for the internal nodes. The circuit board layout needs extra care to ensure that no IF/RF-current is induced to any lines that lead to this pin. This pin has to be connected to AVSS2.

#### VREFI

IN/OUT

The VREFI-pin is used to block the internal reference voltage of the A/D converter against the signal ground SGND. VREFI and SGND must be connected via a  $22 \,\mu$ F and 10 nF capacitor.

#### 6.3.1.2. Analog Audio Pins

#### AGNDC

DC-Reference for analog audio signals. This pin is used as reference for the internal op amps. This pin has to be blocked against VREF with a 3.3  $\mu$ F parallel to a 10 nF capacitor.

**Note:** The pin has a typical DC-level of 1.5/2.25 V depending on the setting of SEL5V. It can be used as reference input for external op amps, when no current load is applied.

#### VREF

IN

Reference ground for the internal bandgap and biasing circuits. This pin should be connected to a clean ground potential (AVSS1). Any external distortions on this pin will affect the analog audio performance of the DRD 3515A.

| AUX1L | IN |
|-------|----|
| AUX1R | IN |
| AUX2L | IN |
| AUX2R | IN |

The AUX-pins provide two analog stereo inputs. Auxiliary input signals e.g. the output of a conventional receiver circuit or the output of a tape recorder can be connected with these inputs. The input signals have to be connected by capacitive coupling. The signal return line is the analog reference pin VREF.

| FOUTL | OUT    |
|-------|--------|
| FOPL  | IN     |
| FINL  | IN/OUT |
| FOUTR | OUT    |
| FOPR  | IN     |
| FINR  | IN/OUT |

Filter op amps are provided in the analog baseband signal paths. These inverting op amps are freely accessible for external use by these pins.

The FOUTL/R-pins are connected with the buffered output of the internal switch matrix. The FOPL/R-pins are directly connected with the inputs of the inverting filter op amps, the FINL/R-pins are connected with the outputs of the op amps.

OUT

IN

OUT

| OUT1 | OUT |
|------|-----|
| OUT2 | OUT |

The OUT1/2-pins are connected to the internal output amplifiers. They can be used for either stereo headphones or a mono loudspeaker. The signal of the right channel amplifier can be inverted for mono loudspeaker operation. The return line of the headphone amplifier is AVSS0.

**Caution:** Any short circuit at these pins may result in destruction of the internal circuits due to excessive power dissipation.

### 6.3.1.3. Oscillator and Clock Pins

| ХТІ | IN     |
|-----|--------|
| хто | IN/OUT |

The XTI-pin is connected to the input of the internal crystal oscillator, the XTO-pin to its output. Both pins should be directly connected to the crystal and two ground connected capacitors (see application hint).

# RCLK OUT

The RCLK-pin provides a buffered output of the crystal oscillator. The output signal has a sinusoidal shape and a reduced amplitude for a minimized electromagnetic noise emission. For operation modes that do not require the RCLK signal, this line can be switched off.

**Caution:** Any short circuit at these pins may result in destruction of the internal circuits due to excessive power dissipation.

### 6.3.1.4. Digital Interface Section

| BCC | OUT |
|-----|-----|
| BCD | OUT |

The output of the BCC-pin is the clock signal of the WorldSpace Broadcast Channel. This output clock signal is internally gated. With each positive slope of the BC-clock BC-data signal changes its value. The BCD output contains the digital data of the Broadcast Channel. The data are transmitted byte-wise with the most significant bit first. The BCC and BCD-pins are to be connected with the corresponding pins at the MAS 3506D.

| SCC  | OUT |
|------|-----|
| SCD  | OUT |
| SBCW | OUT |

The SCC/SCD are the output of the clock and the data signals of a selected Service Component. The data format is identical with the Broadcast Channel output (BCC, BCD). The SBCW-pin indicates the byte alignment of the SCD-data. The SBCW output changes with the most significant bit of each transmitted byte.

| OCLK | IN |
|------|----|
| DAI  | IN |
| DAD  | IN |

These 3 pins are inputs for the decoded digital audio data and should be connected with the corresponding pins of the MAS 3506D. The OCLK expects a 24.576 MHz oversampling clock that is synchronized to the digital audio data DAD. The frame indication signal is named DAI. The digital audio data are transmitted in an I<sup>2</sup>S compatible 16/32 bit format. However, the sample bit clock is not used by the DRD 3515A. It is rather internally derived from the OCLK-signal.

#### SYNC

In TSCC-mode it indicates that the TSCC-data are ready for being read out by the controller. The signal is cleared when reentering the TSCC-mode.

In BC-mode the SYNC-signal indicates that a new SCH has been decoded and new decryption information is available. The signal is a single pulse per Broadcast Channel Frame (432 ms) of 25 ms minimum (8 PRCs in selected BC) and 200 ms maximum (1 PRC in selected BC).

#### PUP

Power up pin. Activating the PUP-pin enables the crystal oscillator and the SCI-interface of the DRD 3515A. For operation with the DC/DC-converter the PUP-pin has to be connected to the corresponding pin of the MAS 3506D that indicates that the output of the DC/ DC-converter has reached its operating voltage.

### WSEN

The WSEN output of the DRD 3515A indicates that the WorldSpace mode is active. This pin should be connected with the corresponding MAS 3506D-pin to start the Layer 3 decoding. It can also be used to activate the WorldSpace tuner.

| SCL | IN/OUT |
|-----|--------|
| SDA | IN/OUT |

SCL (serial clock) and SCA (serial data) provide the connection to the serial control interface.

# 6.3.1.5. Other Pins

TEQ

This pin must always be connected to VDD.

#### PORQ

IN

IN

This pin may be used to reset the chip. Pulling this pin to ground potential has the same effect as the internal power on reset. If not used, this pin must be connected to VDD.



Fig. 6-3: Output Pin: RCLK



Fig. 6-4: Input/Output Pins SDA, SCL



Fig. 6-5: Input Pins DAI, DAD, PORQ



Fig. 6-6: Input Pin OCLK



Fig. 6–7: Output Pins SCC, SCD, WSEN, BCC, BCD, SYNC, SBCW



Fig. 6-8: Input Pins VREFI, IFINQ, IFIN, SGND



Fig. 6–9: Pins FINR, FOPR, FINL, FOPL



Fig. 6-10: Input Pins TEQ, PUP



Fig. 6-11: Pins AGNDC, VREF



Fig. 6-12: Output/Input Pins XTI, XTO


Fig. 6–13: Input Pins AUX1R, AUX1L, AUX2R, AUX2L



Fig. 6-14: Output Pins OUT1, OUT2



Fig. 6-15: Output Pins FOUTL, FOUTR

### 6.4. Electrical Characteristics

## 6.4.1. Absolute Maximum Ratings

| Symbol           | Parameter                                  | Pin Name | Min. | Max.                    | Unit |
|------------------|--------------------------------------------|----------|------|-------------------------|------|
| T <sub>A</sub>   | Ambient Operating Temperature              |          | -20  | 85                      | °C   |
| т <sub>s</sub>   | Storage Temperature                        |          | -40  | 125                     | °C   |
| P <sub>max</sub> | Power dissipation QFP                      |          |      | 620                     | mW   |
|                  | Power dissipation PLCC                     |          |      | 720                     |      |
| VSUPA            | Analog supply voltage 1)                   | AVDD0/1  | -0.3 | 6                       | V    |
| VSUPD            | Digital supply voltage                     |          | -0.3 | 6                       | V    |
|                  | Input voltage, all digital inputs          |          | -0.3 | VSUP <sub>D</sub> + 0.3 | V    |
|                  | Input current, all digital inputs          |          | -20  | +20                     | mA   |
|                  | Input voltage, all analog inputs           |          | -0.3 | VSUP <sub>A</sub> + 0.3 | V    |
|                  | Input current, all analog inputs           |          | -5   | +5                      | mA   |
|                  | Output current, audio output <sup>2)</sup> | OUT1/2   |      | 0.2                     | А    |
|                  | Output current, all digital outputs        |          |      | 250                     | mA   |

Stresses beyond those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions/Characteristics" of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. <sup>1)</sup> Both have to be connected together!

<sup>2)</sup> These pins are NOT short circuit proof !

| 6.4.2. Recommended | Operating | Conditions |
|--------------------|-----------|------------|
|--------------------|-----------|------------|

| Symbol                                             | Parameter                                                                      | Pin Name                    | Min.                         | Тур.                        | Max.                         | Unit     |
|----------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------|------------------------------|-----------------------------|------------------------------|----------|
| Temperatur                                         | e Ranges and Analog Supply Volta                                               | iges                        |                              |                             |                              |          |
| T <sub>A</sub>                                     | Ambient temperature range                                                      |                             | 0                            |                             | 80                           | °C       |
| VSUPA                                              | Analog audio supply voltage at T <sub>A</sub>                                  | AVDD0/1                     | 3.0                          | 3.3<br>or 5.0 <sup>1)</sup> | 5.5                          | V        |
| VSUP <sub>IF</sub>                                 | IF input and oscillator supply voltage at $T_A$                                | AVDD2                       | 3.0                          |                             | 3.6                          | V        |
| Digital Supp                                       | oly Voltage                                                                    |                             |                              |                             |                              |          |
| VSUPD                                              | Digital supply voltage at T <sub>A</sub>                                       | VDD                         | 2.7                          | 3.3                         | 3.6 <sup>2)</sup>            | V        |
| Relative Su                                        | pply Voltages                                                                  |                             |                              |                             |                              |          |
| VSUP <sub>A</sub>                                  | Analog audio supply voltage in relation to the digital supply voltage          | AVDD0/1                     | VSUP <sub>D</sub><br>-0.25 V |                             | 5.5 V                        |          |
| VSUP <sub>IF</sub>                                 | IF input supply voltage in rela-<br>tion to the digital supply voltage         | AVDD2                       | 2.7 V                        |                             | VSUP <sub>D</sub><br>+0.25 V |          |
| Digital Inpu                                       | t Pins                                                                         |                             |                              |                             |                              |          |
| I <sub>IL27</sub>                                  | Input Low Voltage<br>at V <sub>DD</sub> = 2.7 V 3.6 V                          | POR<br>SCL,                 |                              |                             | 0.5                          | V        |
| I <sub>IH36</sub>                                  | Input High Voltage<br>at V <sub>DD</sub> = 2.7 V 3.6 V                         | SDA                         | 1.8                          |                             |                              | V        |
| I <sub>IH33</sub>                                  | Input High Voltage<br>at V <sub>DD</sub> = 2.7 V 3.3 V                         |                             | 1.7                          |                             |                              | V        |
| I <sub>IH30</sub>                                  | Input High Voltage<br>at V <sub>DD</sub> = 2.7 V 3.0 V                         |                             | 1.6                          |                             |                              | V        |
| I <sub>ILD</sub>                                   | Input Low Voltage                                                              | PUP,                        |                              |                             | 0.5                          | V        |
| I <sub>IHD</sub>                                   | Input High Voltage                                                             | DAI,<br><u>DA</u> D,<br>TE, | VSUP <sub>D</sub><br>-0.5 V  |                             |                              |          |
| <sup>1)</sup> The suppl<br><sup>2)</sup> Higher op | y voltage for the audio parts depends<br>erating voltages are possible on requ | on the setting of           |                              | register GLI                | ]<br>B_CNFG                  | <u> </u> |

| Symbol              | Parameter                                                                                | Pin Name              | Min. | Тур.      | Max. | Unit             |
|---------------------|------------------------------------------------------------------------------------------|-----------------------|------|-----------|------|------------------|
| Analog Refe         | erence                                                                                   | •                     |      | ·         |      |                  |
| C <sub>AGNDC1</sub> | Analog reference capacitor                                                               | AGNDC                 |      | 3.3       |      | μF               |
| C <sub>AGNDC2</sub> | Analog reference capacitor                                                               | AGNDC                 |      | 10        |      | nF               |
| C <sub>VREFI1</sub> | IF input reference capacitor                                                             | VREFI                 |      | 22        |      | μF               |
| C <sub>VREFI2</sub> | IF input reference capacitor                                                             | VREFI                 |      | 10        |      | nF               |
| Analog Aud          | io Inputs                                                                                |                       |      |           |      |                  |
| V <sub>AI</sub>     | Analog Input Voltage AC,<br>SEL5V = 0                                                    | AUXnL/R <sup>3)</sup> |      | 0.35      | 0.7  | V <sub>rms</sub> |
| V <sub>AI</sub>     | Analog Input Voltage AC,<br>SEL5V = 1                                                    | AUXnL/R <sup>3)</sup> |      | 0.525     | 1.05 | V <sub>rms</sub> |
| Analog Filte        | er Input and Output                                                                      | ·                     |      |           |      |                  |
| Z <sub>AFLO</sub>   | Load at analog filter output <sup>4)</sup>                                               | FOUTL/R               | 7.5  |           | 6    | kΩ<br>pF         |
| Z <sub>AFLI</sub>   | Load at analog filter input <sup>5)</sup>                                                | FINL/R                | 5    |           | 7.5  | kΩ<br>pF         |
| Analog Aud          | io Output                                                                                | ·                     |      |           |      |                  |
| R <sub>DEC</sub>    | Decoupling Resistor <sup>6)</sup>                                                        | FINL/R                | 612  | 680       |      | Ω                |
| C <sub>DEC</sub>    | Decoupling capacitor                                                                     | OUTn                  | 100  | 150       | 200  | μF               |
| Z <sub>LO</sub>     | Load at Audio Line Output <sup>7)</sup>                                                  | FINL/R                | 10   |           | 1    | kΩ<br>nF         |
| Z <sub>AOL_HP</sub> | Analog Output Load HP<br>(47 Ω Series Resistor required,<br>see Section 7.3. on page 49) | OUTn                  |      | 32<br>400 |      | Ω<br>pF          |
| Z <sub>AOL_SP</sub> | Analog Output Load SP<br>(bridged)                                                       | OUTn                  |      | 32<br>50  |      | Ω<br>pF          |

<sup>4)</sup> Please refer to Section 7.2. "Recommended Low Pass Filters for Analog Outputs" on page 48.
<sup>5)</sup> Please refer to Section 7.2. "Recommended Low Pass Filters for Analog Outputs" on page 48.
<sup>6)</sup> Please refer to Section 7.1. "Line Output Details" on page 48.
<sup>7)</sup> Please refer to Section 7.1. "Line Output Details" on page 48.

| Symbol          | Parameter                                            | Pin Name | Min. | Тур.   | Max. | Unit |  |  |  |  |
|-----------------|------------------------------------------------------|----------|------|--------|------|------|--|--|--|--|
| Quartz Chara    | cteristics                                           |          |      |        |      |      |  |  |  |  |
| T <sub>AC</sub> | Ambient temperature range                            |          | -20  |        | 80   | °C   |  |  |  |  |
| F <sub>P</sub>  | Load resonance frequency at<br>C <sub>I</sub> = 20pF | XTn      |      | 14.725 |      | MHz  |  |  |  |  |
| $\Delta F/F_s$  | Accuracy of adjustment                               | XTn      | -20  |        | 20   | ppm  |  |  |  |  |
| $\Delta F/F_s$  | Frequency variation versus tem-<br>perature          | XTn      | -20  |        | 20   | ppm  |  |  |  |  |
| R <sub>EQ</sub> | Equivalent Series Resistance                         | XTn      |      | 12     | 30   | Ω    |  |  |  |  |
| C <sub>0</sub>  | Shunt (parallel) capacitance                         | XTn      |      | 3      | 5    | pF   |  |  |  |  |
| C <sub>1</sub>  | Motional capacitance                                 | XTn      |      | 14     |      | fF   |  |  |  |  |
| Load at Refe    | Load at Reference Frequency output                   |          |      |        |      |      |  |  |  |  |
| Cload           | Capacitance                                          | RCLK     | 5    | 14     | 21   | pF   |  |  |  |  |
| Rload           | Resistance                                           | RCLK     | 1    | 2      |      | kΩ   |  |  |  |  |

## 6.4.3. Extended Operating Range

Within the extended operating range, the IC operates as mentioned in the functional description. The functionality has been tested on samples, whereby the characteristics may lie outside the specified limits.

| Symbol             | Parameter                   | Pin Name | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------|----------|------|------|------|------|
| T <sub>A</sub>     | Ambient temperature range   |          | -20  |      | 85   | °C   |
| VSUP <sub>A</sub>  | Analog Audio supply voltage | AVDD0/1  | 2.7  |      | 5.5  | V    |
| VSUP <sub>IF</sub> | IF input supply voltage     | AVDD2    | 2.7  |      | 3.6  | V    |

## 6.4.4. Characteristics

At  $T_A = 0$  to 80 °C, VSUP<sub>D</sub> = 3.0 to 4.8 V, VSUP<sub>A</sub> = 3.0..5.5 V, VSUP<sub>IF</sub> = 3.0 to 3.3 V; typical values at  $T_J = 27$  °C, VSUP<sub>D</sub> = VSUP<sub>A</sub> = VSUP<sub>IF</sub> = 3.15 V, quartz frequency = 14.725 MHz, duty cycle = 50%, positive current flows into the IC, digital audio input word width = 32 bits

| Symbol               | Parameter                                      | Pin Name                               | Min.                      | Тур.         | Max.        | Unit     | Test Conditions                                          |
|----------------------|------------------------------------------------|----------------------------------------|---------------------------|--------------|-------------|----------|----------------------------------------------------------|
| Digital Sup          | pply                                           |                                        | •                         |              |             |          |                                                          |
| I <sub>VDD</sub>     | Current consumption                            | VDD                                    |                           | 13           |             | mA       | BC with 16 or 32 kb/s                                    |
| I <sub>VDD</sub>     | Current consumption                            | VDD                                    |                           | 15           |             | mA       | BC with 48 or 64 kb/s                                    |
| I <sub>VDD</sub>     | Current consumption                            | VDD                                    |                           | 19           |             | mA       | BC with 96 or 128 kb/s                                   |
| Backend C            | Clock Input                                    |                                        |                           |              | •           |          |                                                          |
|                      | Clock Input Voltage                            | OCLK                                   | 0                         |              | VSUP<br>A   | V        |                                                          |
|                      | Clock Amplitude                                |                                        | 0.5                       |              |             | V        | peak to peak, sine wave                                  |
| Digital Out          | tput Pins                                      |                                        |                           |              |             |          |                                                          |
|                      | Output High Voltage                            | BCC,<br>BCD,<br>SCC                    | VSUP<br><sub>D</sub> –0.3 |              |             | V        | no load at output                                        |
|                      | Output Low Voltage                             | SCC,<br>SCD,<br>SBCW,<br>SYNC,<br>WSEN |                           |              | 0.3         | V        |                                                          |
| Data Outpu           | uts                                            |                                        | •                         |              |             |          |                                                          |
| t <sub>bclk</sub>    | Clock period                                   | BCC,                                   | -                         | 3.2          | -           | μs       |                                                          |
| t <sub>bw</sub>      | Clock low time                                 | SCC                                    | 0                         | -            | 5           | ms       |                                                          |
| I <sup>2</sup> C Bus |                                                |                                        |                           |              |             |          |                                                          |
| I <sup>2</sup> CC    | Clock frequency                                | SCL                                    |                           |              | 400         | kHz      |                                                          |
| R <sub>on</sub>      | Output impedance                               | SCL, SDA                               |                           |              | 60          | Ω        | $I_{load} = 5 \text{ mA},$<br>VSUP <sub>D</sub> = 2.7 V  |
| Analog Su            | pply                                           |                                        |                           |              |             |          |                                                          |
| I <sub>AVDD</sub>    | Current Consumption Analog<br>Audio, SEL5V = 0 | AVDD<br>0/1                            | 5.3<br>0.35               | 7.7<br>0.55  | 10<br>0.76  | mA<br>mA | BAS_PUP = 1, Mute<br>BAS_PUP = 0, Mute                   |
|                      | SEL5V = 1                                      |                                        | 8.2<br>0.4                | 11.8<br>0.73 | 15.3<br>1.1 | mA<br>mA | BAS_PUP = 1, Mute<br>BAS_PUP = 0, Mute                   |
| PSRR <sub>AA</sub>   | for Analog Audio Output 0/1,                   |                                        | 60                        | 63           |             | dB       | 1kHz sine at 100 mV <sub>rms</sub><br>Analog Gain = 6 dB |
|                      |                                                | OUTn                                   | 20                        | 40           |             | dB       | ≤ 100 kHz sine at<br>100 mV <sub>rms</sub>               |
| PSRR <sub>LO</sub>   | Power Supply Rejection Ratio                   | AVDD                                   | 65                        | 67           |             | dB       | 1kHz sine at 100 mV <sub>rms</sub>                       |
|                      | for Line Output                                | 0/1,<br>FINL/R                         |                           | 58           |             | dB       | $\leq$ 100 kHz sine at 100 mV <sub>rms</sub>             |

| Symbol               | Parameter                                            | Pin Name       | Min.  | Тур.                            | Max. | Unit                     | Test Conditions                                                           |
|----------------------|------------------------------------------------------|----------------|-------|---------------------------------|------|--------------------------|---------------------------------------------------------------------------|
| I <sub>IF</sub>      | Current Consumption IF supply                        | AVDD2          | 5.7   | 7.8                             | 10   | mA                       | Crystal oscillator on,<br>output disabled<br>(DIS_RCLK = 1)               |
|                      |                                                      |                | 7.0   | 9.6                             | 12.5 | mA                       | Crystal oscillator on,<br>output enabled<br>(DIS_RCLK = 0),<br>load 14 pF |
| Reference I          | Frequency Generation                                 |                |       |                                 |      |                          |                                                                           |
| I <sub>DD</sub>      | Supply current                                       | AVDD2          |       | 3.2                             |      | mA                       | 21 pF, 1 kΩ, 3.15 V<br>WSEN = 0                                           |
| V <sub>XTn</sub>     | DC voltage at oscillator pins                        | XTn            |       | 0.5 *<br>VSUP <sub>I</sub><br>F |      | V                        |                                                                           |
| C <sub>XTI</sub>     | Input capacitance at oscillator pin                  | XTI            |       | 3                               |      | pF                       |                                                                           |
| C <sub>XTO</sub>     | Input capacitance at oscillator pin                  | ХТО            |       | 7                               |      | pF                       |                                                                           |
| Vxtalout             | Voltage swing at oscillator<br>pins<br>(peak-peak)   | XTn            | 0.6   |                                 | 1.0  | pp,<br>VDD <sub>IF</sub> |                                                                           |
| t <sub>SUP</sub>     | Oscillator start up time                             |                |       |                                 | 50   | ms                       | VDD slew rate                                                             |
| S                    | Transconductance                                     | XTn            | 3.3   |                                 |      | mA/V                     | (not tested)                                                              |
| N <sub>CP</sub>      | Phase noise                                          | RCLK           |       |                                 | -100 | dBc                      | f <sub>mod</sub> = 100 Hz<br>(not tested)                                 |
| PSRR <sub>XTAL</sub> | FM power supply rejection ratio of quartz oscillator | RCLK           |       | 0.66                            |      | ppm/V                    |                                                                           |
| Aacl                 | Gain between quartz oscillator and output            | XTO, RCLK      |       | 0.47                            |      |                          | no load at output                                                         |
| I <sub>DD</sub>      | Supply current                                       | AVDD2          |       | 3.2                             |      | mA                       | 21 pF, 1 kΩ, 3.15 V<br>WSEN = 0                                           |
| R <sub>out</sub> ,HF | Output resistance                                    | RCLK           |       | 120                             | 160  | Ω                        |                                                                           |
| VclkoutAC            | Voltage swing at reference                           | RCLK           | 250   | 412                             | 500  | mV <sub>rms</sub>        | $VSUP_{IF} \leq 3.3 V$                                                    |
|                      | frequency output                                     |                |       |                                 | 560  | mV <sub>rms</sub>        | $VSUP_{IF} \le 3.6 V$                                                     |
| VclkoutDC            | DC voltage at reference frequency output             | RCLK           | 0.475 | 0.513                           | 0.55 | VDD <sub>IF</sub>        |                                                                           |
| THD <sub>XTO</sub>   | Total harmonic distortion                            | RCLK           |       | -37                             | -27  | dB                       |                                                                           |
| PSRR <sub>XTO</sub>  | Power Supply Rejection<br>Ratio T                    | AVDD2,<br>RCLK |       | 0                               |      | dB                       | f < 20 kHz                                                                |

| Symbol                               | Parameter                                                  | Pin Name    | Min.           | Тур.           | Max.           | Unit              | Test Conditions                                                                                                                               |
|--------------------------------------|------------------------------------------------------------|-------------|----------------|----------------|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| IF Input                             | -                                                          |             |                |                |                |                   |                                                                                                                                               |
| V <sub>Reftop</sub>                  | Reference voltage top                                      | VREFI       | 2.5            | 2.65           | 2.8            | V                 | 10 μF    10 nF,<br>≥ 10 MΩ probe                                                                                                              |
| V <sub>IF low</sub>                  | Differential input voltage for -<br>6 dB <sub>FS</sub>     | IFIN, IFINQ |                | 15             |                | mV <sub>rms</sub> | maximum gain <sup>1)</sup>                                                                                                                    |
| V <sub>IF high</sub>                 | Input voltage for -6 dB <sub>FS</sub>                      |             |                | 530            |                | mV <sub>rms</sub> | minimum gain <sup>1)</sup>                                                                                                                    |
| Z <sub>IFQ</sub>                     | Input impedance<br>R, minimum gain<br>R, maximum gain<br>C | IFINQ       | 1.5<br>20<br>3 | 2.1<br>28<br>5 | 2.8<br>38<br>7 | kΩ<br>kΩ<br>pF    | pin to GND                                                                                                                                    |
| Z <sub>IF</sub>                      | Input impedance<br>R<br>C                                  | IFIN        | 40<br>3        | 49.2<br>5      | 60<br>7        | kΩ<br>pF          | pin to GND                                                                                                                                    |
| V <sub>IFB</sub>                     | Input bias voltage                                         |             |                | 0.975          |                | V                 | DC compensation disabled                                                                                                                      |
| AGC Amp                              | lifier                                                     |             |                |                |                |                   |                                                                                                                                               |
| ∆AGC                                 | Gain per step                                              |             | 0.9            | 1              | 1.1            | dB                |                                                                                                                                               |
| ∆AGC                                 | Number of steps                                            |             |                | 32             |                |                   |                                                                                                                                               |
| QPSK Den                             | nodulation                                                 |             |                |                |                |                   |                                                                                                                                               |
| SNRQ                                 | Input S/N                                                  |             |                | 3.0            |                | dB                | BER ≤ 10 <sup>-4</sup>                                                                                                                        |
| F <sub>D</sub>                       | Maximum input frequency offset                             |             |                |                | 80             | kHz               |                                                                                                                                               |
| Analog Au                            | ıdio                                                       |             |                |                |                |                   |                                                                                                                                               |
| V <sub>AGNDC</sub>                   | Analog Reference Voltage                                   | AGNDC       | 1.46           | 1.5            | 1.54           | V                 | $\begin{array}{l} \text{SEL5V} = 0 \\ \text{R}_{\text{L}} >> 10 \text{ M}\Omega, \\ \text{referred to VREF} \end{array}$                      |
|                                      |                                                            |             | 2.20           | 2.25           | 2.31           | V                 | SEL5V = 1<br>R <sub>L</sub> >> 10 M $\Omega$ ,<br>referred to VREF                                                                            |
| R <sub>AGNDC</sub>                   | Output resistance of Analog<br>Reference Voltage           | AGNDC       | 94<br>92       | 130            | 165<br>172     | kΩ<br>kΩ          | $\begin{array}{l} T_{J} = 27 \ ^{O}C, \\ T_{A} = 0 \ to \ 80 \ ^{O}C \\ i = \pm 5 \mu A, \ referred \ to \\ VREF \ , \ SEL5V = 0 \end{array}$ |
| R <sub>IAUX</sub> Input resistance a | Input resistance at Input Pins                             | AUXnL/R     | 10.4<br>10.2   | 14.2           | 18.1<br>18.9   | kΩ<br>kΩ          | $T_{J} = 27 \ ^{O}C$ $T_{A} = 0 \text{ to } 80 \ ^{O}C$ Input selected,<br>BAS_PUP = 1<br>i = ± 10 \muA,<br>referred to VREF                  |
|                                      |                                                            |             | 21<br>20.6     | 28.8           | 36.6<br>38.3   | kΩ<br>kΩ          | $T_{J} = 27 {}^{O}C$<br>$T_{A} = 0 \text{ to } 80 {}^{O}C$<br>Input not selected<br>$i = \pm 10\mu A,$<br>referred to VREF                    |
| R <sub>OOUT</sub>                    | Output resistance at Output pins                           | OUTn        | 460            | 650            | 890            | Ω                 | $T_{J} = 27 {}^{O}C$<br>BAS_PUP = 0<br>i = ± 200 µA,<br>referred to VREF                                                                      |

| Symbol             | Parameter                                                                      | Pin Name         | Min. | Тур.  | Max. | Unit | Test Conditions                                                                                                                                                                                |
|--------------------|--------------------------------------------------------------------------------|------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>OFILT</sub> | Output resistance of Filter                                                    | FINL             |      | 15    |      | kΩ   | BAS_PUP =0,Mute                                                                                                                                                                                |
|                    | pins                                                                           | FINR             |      | 11,25 |      | kΩ   | i = ± 10μA,<br>referred to VREF                                                                                                                                                                |
| V <sub>OffI</sub>  | Offset voltage at Input pins                                                   | AUXnL/R          | -15  |       | 15   | mV   | BAS_PUP = 1,<br>referred to AGNDC                                                                                                                                                              |
| V <sub>OffO</sub>  | Offset voltage at Output pins                                                  | OUTn             | -10  |       | 10   | mV   | BAS_PUP = 1, Mute<br>referred to AGNDC                                                                                                                                                         |
| V <sub>OffFI</sub> | Offset voltage at Filter Output pins                                           | FOUTL/R          | -15  |       | 15   | mV   | BAS_PUP = 1,<br>referred to AGNDC                                                                                                                                                              |
| V <sub>OffFO</sub> | Offset voltage at Filter Input pins                                            | FINL/R           | -20  |       | 20   | mV   | BAS_PUP = 1,<br>referred to AGNDC                                                                                                                                                              |
| dV <sub>DCPD</sub> | Difference of DC voltage at<br>Output pins after Backend<br>Low Power Sequence | OUTn             | -10  |       | 10   | mV   | Analog Gain = Mute,<br>BAS_PUP switched from<br>0 to 1                                                                                                                                         |
| R <sub>D/A</sub>   | D/A passband ripple                                                            | OUTn,<br>FOUTL/R |      | -0.1  |      | dB   | 0 0.47 fs;<br>fs = 8, 12, 16, 24, 32,<br>48 kHz (no external filters<br>used)                                                                                                                  |
| A <sub>D/A</sub>   | D/A stopband attenuation                                                       |                  |      | 40    |      | dB   | 0.55 7.45 fs<br>(no external filters used)                                                                                                                                                     |
| BW <sub>AUX</sub>  | Bandwidth for auxiliary inputs                                                 | AUXn,<br>FINL/R  |      | 760   |      | kHz  |                                                                                                                                                                                                |
| THD <sub>ALO</sub> | Total Harmonic Distortion<br>from auxiliary inputs to line<br>outputs          | AUXn,<br>FINL/R  |      |       | 0.01 | %    | $\begin{array}{l} BW = 20 \; Hz \; \; 22 \; kHz, \\ unweighted, \\ R_{L} > 5 \; k\Omega \\ Input \; 1 \; kHz \; at \; 0.5 \; V_{rms} \\ R_{dec} \geq 612 \; \Omega \end{array}$                |
| THD <sub>DLO</sub> | Total Harmonic Distortion<br>(D/A converter to line output)                    | FINL/R           |      |       | 0.01 | %    | $\begin{array}{l} BW=20\ Hz\\ 0.5\ fs,\\ unweighted,\\ R_{L}>5\ k\Omega\\ Input\ 1\ kHz\ at\ -3\ dBFS\\ R_{dec}\geq 612\ \Omega \end{array}$                                                   |
| THD <sub>HP</sub>  | Total Harmonic Distortion<br>(Headphone)                                       | OUTn             |      |       | 0.02 | %    | $\begin{array}{l} BW=20\ Hz\ \dots\ 0.5\ fs,\\ unweighted,\ R_{L}\geq 32\ \Omega\\ (47\ \Omega\ series\ resistor\\ required),\\ Analog\ Gain=0\ dB,\\ Input\ 1\ kHz\ at\ -3\ dBFS \end{array}$ |
| THD <sub>SP</sub>  | Total Harmonic Distortion<br>(Speaker)                                         | OUTn             |      |       | 0.05 | %    | $\begin{array}{l} BW=20\ Hz\\ 0.5\ fs,\\ unweighted,\ R_L\geq 32\ \Omega\\ (speaker\ bridged),\\ Analog\ Gain=0\ dB,\\ Input\ 1\ kHz\ at\ -3\ dBFS \end{array}$                                |
| SNR <sub>AUX</sub> | Signal to noise ratio from analog input to line output                         | AUXn,<br>FINL/R  | 93   | 98    |      | dB   | SEL5V = 0, input –20 dB<br>below 0.7 V <sub>rms</sub>                                                                                                                                          |
|                    | Signal to noise ratio from<br>analog input to headphone<br>output              | AUXn,<br>OUTn    | 88   | 96    |      | dB   | R <sub>L</sub> ≥ 5 kΩ, R <sub>dec</sub> ≥ 612 Ω<br>BW = 20 Hz 22 kHz                                                                                                                           |

# DRD 3515A

| Symbol              | Parameter                                  | Pin Name                    | Min. | Тур. | Max. | Unit                   | Test Conditions                                                                                                                                                                                                                                                         |
|---------------------|--------------------------------------------|-----------------------------|------|------|------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SNR <sub>1</sub>    | NR <sub>1</sub> Signal to Noise Ratio      | OUTn                        | 89   | 94   |      | dB FS                  | $\begin{array}{l} R_{L} \geq 32 \; \Omega \; (\text{external } 47 \; \Omega \\ \text{series resistor required}) \\ BW = 20 \; Hz \; \; 0.5 \; \mathrm{fs} \\ \text{unweighted}, \\ Analog \; Gain = 0 \; dB, \\ Input = -20 \; dBFS \\ 32\text{-bit  I}^2S \end{array}$ |
|                     |                                            | FINL/R                      | 90   | 92   |      | dB FS                  | $R_L \ge 5 k\Omega, R_{dec} \ge 612 \Omega$<br>BW etc. as above<br>16 bit I <sup>2</sup> S, SEL5V = 0                                                                                                                                                                   |
|                     |                                            |                             | 90   | 95   |      | dB FS                  | 32 bit I <sup>2</sup> S, SEL5V = 0                                                                                                                                                                                                                                      |
|                     |                                            |                             |      | 96   |      | dB FS                  | 16 bit I <sup>2</sup> S, SEL5V = 1                                                                                                                                                                                                                                      |
|                     |                                            |                             |      | 98   |      | dB FS                  | 32 bit I <sup>2</sup> S, SEL5V = 1                                                                                                                                                                                                                                      |
| SNR <sub>2</sub>    | Signal to Noise Ratio                      | OUTn                        | 59   | 64   |      | dB FS                  | $\begin{array}{l} R_{L} \geq 32 \; \Omega \; (\text{external 47 } \Omega \\ \text{series resistor required}) \\ BW = 20 \; Hz \; \; 0.5 \; \text{fs} \\ \text{unweighted} \\ Analog Gain = -40.5 \; dB, \\ Input = -3 \; dBFS \; 32 \; bit \; I^2 S \end{array}$        |
| Lev <sub>Mute</sub> | Mute Level                                 | OUTn                        |      | -110 |      | dBV <sub>rm</sub><br>s | BW = 20 Hz 22 kHz<br>unweighted, no digital<br>input signal,<br>Analog Gain = Mute                                                                                                                                                                                      |
| V <sub>AO</sub>     | AO Analog Output Voltage AC                | OUTn,<br>FOUTL/R,<br>FINL/R | 0.65 | 0.7  | 0.75 | V <sub>rms</sub>       | SEL5V = 0, $R_L > 5 k\Omega$ ,<br>Analog Gain = 0 dB<br>Input = 0 dBFS digital                                                                                                                                                                                          |
|                     |                                            |                             | 1.0  | 1.05 | 1.1  | V <sub>rms</sub>       | SEL5V = 1                                                                                                                                                                                                                                                               |
| G <sub>AUX</sub>    | Gain from auxiliary inputs to line outputs | AUXn, FINL/R                | -0.5 | 0    | 0.5  | dB                     | f = 1 kHz, sine wave,<br>$R_L > 5 k\Omega$<br>0.5 V <sub>rms</sub> to AUXn                                                                                                                                                                                              |
| P <sub>HP</sub>     | Output Power (Headphone)                   | OUTn                        |      | 5    |      | mW                     | SEL5V = 0, $R_L = 32 \Omega$ ,<br>Analog Gain = +2 dB,<br>distortion < 1 %, external<br>47 $\Omega$ series resistor<br>required                                                                                                                                         |
|                     |                                            |                             |      | 12   |      | mW                     | SEL5V = 1                                                                                                                                                                                                                                                               |
| P <sub>SP</sub>     | Output Power (Speaker)                     | OUTn                        |      | 60   |      | mW                     | $R_L = 32 \Omega$ , Analog<br>Gain = +2 dB,<br>distortion < 10 %,<br>SEL5V = 0                                                                                                                                                                                          |
|                     |                                            |                             |      | 140  |      | mW                     | SEL5V = 1                                                                                                                                                                                                                                                               |
| G <sub>AO</sub>     | Analog Output Gain Setting<br>Range        | OUTn                        | -75  |      | 18   | dB                     |                                                                                                                                                                                                                                                                         |
| dG <sub>AO</sub>    | Analog Output Gain Step Size               | OUTn                        |      | 1.5  |      | dB                     | +18 –54 dB                                                                                                                                                                                                                                                              |
|                     |                                            |                             |      | 3    |      |                        | –54 –75 dB                                                                                                                                                                                                                                                              |
| E <sub>GA1</sub>    | Analog Output Gain Error                   | OUTn                        | -2   |      | 2    | dB                     | –46.5 dB ≥ Analog<br>Gain ≥ –54 dB                                                                                                                                                                                                                                      |
| E <sub>GA2</sub>    | Analog Output Gain Error                   | OUTn                        | -1   |      | 1    | dB                     | –40.5 dB ≥ Analog<br>Gain ≥ –45 dB                                                                                                                                                                                                                                      |

| Symbol                      | Parameter                                                   | Pin Name                    | Min. | Тур. | Max. | Unit | Test Conditions                                                                                                                                                                                                                                                 |
|-----------------------------|-------------------------------------------------------------|-----------------------------|------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E <sub>GA3</sub>            | Analog Output Gain Error                                    | OUTn                        | -0.5 |      | 0.5  | dB   | 18 dB ≥ Analog Gain<br>≥ –39 dB                                                                                                                                                                                                                                 |
| E <sub>dGA</sub>            | Analog Output Gain Step Size<br>Error                       | OUTn                        | -0.5 |      | 0.5  | dB   | 18 dB ≥ Analog Gain<br>≥ -48 dB                                                                                                                                                                                                                                 |
| G <sub>AI</sub>             | Analog Input Gain (Auxiliary analog inputs to line outputs) | AUXn, FINL/R                | -0.5 | 0    | 0.5  | dB   | 0.5 V <sub>rms</sub> , 1 kHz                                                                                                                                                                                                                                    |
| XTALK <sub>LO</sub>         | Crosstalk Left/Right Channel<br>(Line Output)               | AUXn,<br>FOUTL/R,<br>FINL/R | -80  | -90  |      | dB   | $ \begin{array}{l} f=1 \ kHz, \ sine \ wave, \\ R_L > 7.5 \ k\Omega \\ Analog \ Gain=0 \ dB, \\ Input=-3 \ dBFS \ or \\ 0.5 \ V_{rms} \ to \ AUXn \end{array} $                                                                                                 |
| XTALK <sub>HP</sub>         | Crosstalk Left/Right Channel<br>(Headphone)                 | OUTn                        | -75  | -80  |      | dB   | $ \begin{array}{l} f=1 \ kHz, \ sine \ wave, \\ OUTn: \ R_L \geq 32 \ \Omega \\ (47 \ \Omega \ series \ resistor \\ required) \\ Analog \ Gain=0 \ dB, \\ Input=-3 \ dBFS \ or \\ 0.5 \ V_{rms} \ to \ AUXn \end{array} $                                       |
| XTALK <sub>2</sub>          | Crosstalk between Input<br>Signal Pairs                     | AUXn                        | -80  | -85  |      | dB   | $ \begin{array}{l} f=1 \ kHz, \ sine \ wave, \\ FINL/R: \ R_L > 7.5 \ k\Omega \\ OUTn: \ R_L \geq 32 \ \Omega \\ (47 \ \Omega \ series \ resistor \\ required) \\ Analog \ Gain = 0 \ dB, \\ Input = -3 \ dBFS \ and \\ 0.5 \ V_{rms} \ to \ AUXn \end{array} $ |
| $\mathrm{dV}_\mathrm{DCPD}$ | Output click at headphone after activating BAS_PUP          | OUT <sub>n</sub>            |      | 2.3  |      | mV   | $C_{VREFI} = 3.3 \mu F$<br>$t_{BAS_PUP} = 2 s$ after Reset                                                                                                                                                                                                      |
| dV <sub>DCM</sub>           | max. click output voltage after<br>POR                      | OUT <sub>n</sub>            |      | 10.2 |      | mV   |                                                                                                                                                                                                                                                                 |

## 7. Application Notes

# 7.1. Line Output Details



Fig. 7-1: Use of FINL/R as Line Outputs

 Table 7–1: Load at FINL/R when used as Line Output for external amplifier

|                   | Comment                                                                                  | Nominal<br>Values |
|-------------------|------------------------------------------------------------------------------------------|-------------------|
| R <sub>dec</sub>  | Resistor used for decou-<br>pling C <sub>line</sub> from FINL(R) to<br>achieve stability | 680 Ω             |
| C <sub>line</sub> | Capacitive load accord-<br>ing to e.g. cable, amplifier                                  | ≤1 nF             |
| C <sub>dec</sub>  | DC decoupling capacitor                                                                  | 1 μF              |
| R <sub>in</sub>   | Input resistance of ampli-<br>fier                                                       | ≥ 10 kΩ           |

### 7.2. Recommended Low Pass Filters for Analog Outputs



Fig. 7-2: 1st order low pass filter

| Frequency | Gain    |
|-----------|---------|
| 24 kHz    | –1.9 dB |
| 30 kHz    | –2.7 dB |
| 300 kHz   | –23 dB  |



Fig. 7-3: 2nd order low pass filter

Table 7-3: Attenuation of 2nd order low pass filter

| Frequency | Gain    |
|-----------|---------|
| 24 kHz    | –1.5 dB |
| 30 kHz    | –3.0 dB |
| 300 kHz   | –43 dB  |



Fig. 7-4: 3rd order low pass filter

Table 7-4: Attenuation of 3rd order low pass filter

| Frequency | Gain     |
|-----------|----------|
| 18 kHz    | 0.17 dB  |
| 24 kHz    | –0.23 dB |
| 30 kHz    | –3.00 dB |
| 300 kHz   | –63 dB   |





Fig. 7-5: Audio output circuits in active mode



Fig. 7-6: Audio output circuits in stand-by mode



Fig. 7-7: Audio output circuits with IC set to low-power

#### 8. Data Sheet History

1. Final data sheet: "DRD 3515A StarMan<sup>™</sup> Channel Decoder for a WorldSpace<sup>™</sup> TDM Downlink Carrier, Sept. 20, 2001, 6251-430-1DS. First release of the final data sheet.

Micronas GmbH Hans-Bunte-Strasse 19 D-79108 Freiburg (Germany) P.O. Box 840 D-79008 Freiburg (Germany) Tel. +49-761-517-0 Fax +49-761-517-2174 E-mail: docservice@micronas.com Internet: www.micronas.com

Printed in Germany Order No. 6251-430-1DS All information and data contained in this data sheet are without any commitment, are not to be considered as an offer for conclusion of a contract, nor shall they be construed as to create any liability. Any new issue of this data sheet invalidates previous issues. Product availability and delivery are exclusively subject to our respective order confirmation form; the same applies to orders based on development samples delivered. By this publication, Micronas GmbH does not assume responsibility for patent infringements or other rights of third parties which may result from its use.

Further, Micronas GmbH reserves the right to revise this publication and to make changes to its content, at any time, without obligation to notify any person or entity of such revisions or changes.

No part of this publication may be reproduced, photocopied, stored on a retrieval system, or transmitted without the express written consent of Micronas GmbH.