

6251-421-1PD

# Contents

| Page   | Section      | Title                                     |
|--------|--------------|-------------------------------------------|
| 4      | 1.           | Introduction                              |
| 4<br>5 | 1.1.<br>1.2. | System Architecture                       |
| 6      | 1.2.         | DDP Applications Digital Video Interfaces |
| 6      | 1.3.1.       | Picture Bus Interface                     |
| 6      | 1.3.1.       | Digital OSD Interface                     |
| 6      | 1.3.3.       | Priority Interface                        |
| 7      | 2.           | Functional Description                    |
| 7      | 2.1.         | Display Part                              |
| 7      | 2.1.1.       | Luma Input                                |
| 7      | 2.1.2.       | Luma Contrast Adjustment                  |
| 7      | 2.1.3.       | Black Level Expander                      |
| 8      | 2.1.4.       | Dynamic Peaking                           |
| 9      | 2.1.5.       | Digital Brightness Adjustment             |
| 9      | 2.1.6.       | Soft Limiter                              |
| 9      | 2.1.7.       | Chroma Input                              |
| 9      | 2.1.8.       | Chroma Interpolation                      |
| 10     | 2.1.9.       | Chroma Transient Improvement              |
| 10     | 2.1.10.      | Inverse Matrix                            |
| 10     | 2.1.11.      | RGB Processing                            |
| 10     | 2.1.12.      | OSD Color Lookup Table                    |
| 10     | 2.1.13.      | Picture Frame Generator                   |
| 11     | 2.1.14.      | Priority Codec                            |
| 11     | 2.1.15.      | Scan Velocity Modulation                  |
| 11     | 2.1.16.      | Display Phase Shifter                     |
| 13     | 2.2.         | Analog Back End                           |
| 13     | 2.2.1.       | CRT Measurement and Control               |
| 14     | 2.2.2.       | SCART Output Signal                       |
| 14     | 2.2.3.       | Average Beam Current Limiter              |
| 17     | 2.3.         | Synchronization and Deflection            |
| 17     | 2.3.1.       | Deflection Processing                     |
| 18     | 2.3.2.       | Horizontal Phase Adjustment               |
| 19     | 2.3.3.       | Vertical and East/West Deflection         |
| 19     | 2.3.4.       | Protection Circuitry                      |
| 19     | 2.3.5.       | Deflection Bus                            |
| 20     | 2.4.         | Reset and Standby Functions               |
| 20     | 2.4.1.       | Standby Mode for VPC and DDP              |
| 20     | 2.4.2.       | DDP Power on                              |
| 21     | 2.4.3.       | DDP Standby On/Off                        |
| 21     | 2.4.4.       | Reset DDP                                 |
| 22     | 3.           | Serial Interface                          |
| 22     | 3.1.         | I <sup>2</sup> C-bus Interface            |
| 22     | 3.2.         | Control and Status Registers              |

# Contents, continued

| Page | Section | Title                                             |
|------|---------|---------------------------------------------------|
| 29   | 4.      | Specifications                                    |
| 29   | 4.1.    | Outline Dimensions                                |
| 30   | 4.2.    | Pin Connections and Short Descriptions            |
| 32   | 4.3.    | Pin Descriptions (Pin Numbers for PLCC68)         |
| 34   | 4.4.    | Pin Configuration                                 |
| 36   | 4.5.    | Pin Circuits                                      |
| 38   | 4.6.    | Electrical Characteristics                        |
| 38   | 4.6.1.  | Absolute Maximum Ratings                          |
| 38   | 4.6.2.  | Recommended Operating Conditions                  |
| 38   | 4.6.3.  | Characteristics                                   |
| 38   | 4.6.4.  | General Characteristics                           |
| 39   | 4.6.5.  | Bus Inputs: Luma, Chroma, OSD, Front Sync         |
| 39   | 4.6.6.  | 20.25 MHz Main Clock Input, internally AC coupled |
| 40   | 4.6.7.  | 5 MHz Clock Input                                 |
| 40   | 4.6.8.  | I <sup>2</sup> C-Bus Interface                    |
| 40   | 4.6.9.  | Reset Input, Test Input                           |
| 41   | 4.6.10. | Serial Deflection Interface                       |
| 42   | 4.6.11. | Priority Bus Input                                |
| 42   | 4.6.12. | Horizontal Flyback Input                          |
| 42   | 4.6.13. | Main Sync Output                                  |
| 43   | 4.6.14. | Combined Sync Output                              |
| 43   | 4.6.15. | Horizontal Drive Output                           |
| 43   | 4.6.16. | Vertical Protection Input                         |
| 43   | 4.6.17. | Vertical Safety Input                             |
| 44   | 4.6.18. | Vertical and East/West Drive Output               |
| 44   | 4.6.19. | Sense A/D Converter Input                         |
| 45   | 4.6.20. | Analog RGB and FB Inputs                          |
| 46   | 4.6.21. | Analog RGB Outputs, D/A Converters                |
| 48   | 4.6.22. | DAC Reference, Beam Current Safety                |
| 48   | 4.6.23. | Scan Velocity Modulation Output                   |
| 52   | 5.      | Data Sheet History                                |

DDP 3300 A, Display and Deflection Processor 50/60 Hz (68-pin PLCC or 64-pin PSDIP Package)

#### Note:

Revision bars indicate significant changes to the previous version, ed. 6251-421-1AI, Advance Information, dated Feb. 9, 1996.

#### 1. Introduction

The DDP 3300 A is a single-chip digital display and deflection processor in 0.8  $\mu m$  CMOS technology for high quality back-end applications in 50/60 Hz TV sets with 4:3 or 16:9 picture tubes. It can be combined with members of the DIGIT 3000 IC family (VPC 3200 A, VPC 3201 B, TPU 3040) or it can be used with third party products. One IC contains the entire video component and deflection processing and forms the heart of a modern color TV. Its performance and complexity allow the user to standardize his product development. Hardware and software applications can profit from the modularity, as well as manufacturing, system support or maintenance. The main features are

- single 5 V power supply
- low cost, high performance all digital video processing
- black-level expander
- dynamic peaking
- soft limiter (gamma correction)

- color transient improvement
- programmable RGB matrix
- scan velocity modulation output
- picture frame generator
- additional analog RGB/fastblank input
- Prio interface
- various digital interfaces
- high performance H/V deflection
- separate ADC for tube measurements

### 1.1. System Architecture

Open architecture is the key word to the new DSP generation. Flexible standard building blocks have been defined that offer continuity and transparency of the entire system. Two main modules were defined:

- Video Processor and
- Display and Deflection Processor.

They were designed as separate ICs. Their partitioning permits a variety of IC configurations with the aim to satisfy the particular requirements of different applications. Both, analog and digital interfaces, support state-of-the art TV receivers as well as other environments. Fig. 1–1 shows the block diagram of the single-chip Display and Deflection Processor.



Fig. 1–1: Display and Deflection Processor

### 1.2. DDP Applications

Fig. 1–2 depicts several DDP applications. Since the DDP functions as a video back-end, it must be complemented with additional functionality to form a complete TV set.

The DDP 3310 B will be a further development of the DDP 3300 A. It is targeted for a system with a horizontal frequency of 32 kHz and a vertical frequency of 100 or 120 Hz.

The VPC3210A/3211B processes all worldwide analog video signals (including the European PALplus) and allows nonlinear Panorama aspect ratio conversion. Thus 4:3 and 16:9 systems can easily be configured by software. The aspect ratio scaling is also used as a sample rate converter to provide a line-locked digital component output bus (YCrCb) compliant to ITUR-601. All video processing and line-locked clock/data generation is derived from a single 20.25 MHz crystal. An optional adaptive 2-line combfilter (VPC3211B) performs Y/C

separation for PAL and NTSC and all of their substandards. Both versions of the VPC are plug-in compatible.

The CIP 3250 A provides a high-quality analog RGB interface with character insertion capability. This allows appropriate processing of external sources such as MPEG2 set-top boxes in transparent (4:2:2) quality. Furthermore, it translates RGB/Fastblank signals to the common digital video bus and makes those signals available for 100 Hz processing. In some European countries (Italy), this feature is mandatory.

The IP indicates memory based image processing, such as scan rate conversion, vertical processing (Zoom), or PAL+ reconstruction.

Examples:

- Europe: 15 kHz/50 Hz  $\rightarrow$  32 kHz/100 Hz interlaced
- US: 15 kHz/60 Hz → 31 kHz/60 Hz non-interlaced

Note that the VPC supports memory based applications through line-locked clocks, syncs, and data. CIP may run either with the native DIGIT3000 clock but also with a line-locked clock system.



Fig. 1-2: DDP 3300 A Applications

#### 1.3. Digital Video Interfaces

The digital video interface allows input of digital data in  $YC_rC_b$  format on the  $YC_rC_b$  data bus. The orthogonal data structure of this bus is the ideal interface point to external data sources and sinks. Furthermore, a host of formats are supported, e.g. support of level-2 teletext or the priority pixel bus concept.

Figure 1-3 shows all available digital interfaces:

YC<sub>r</sub>C<sub>b</sub>16 bit 4:2:2 OSD 5 bit 4:4:4 PRIO 3 bit, source selection

The YCrCb bus is used for video input. The OSD interface is used for insertion of a Teletext or OSD picture. The priority bus allows to mix up to 8 sources on the  $YC_rC_b/OSD$  bus.



Fig. 1-3: DDP video interfaces

#### 1.3.1. Picture Bus Interface

The video bus

The video bus format between all DIGIT3000 ICs is YCrCb with 20.25 Msamples/s. Only active video is transferred, synchronized by the system main sync signal (MSY), which indicates the start of valid data for each scan line. The number of active samples per line is 1080 for all standards (525 and 625).

Via the MSY line, serial data is transferred which contains information on the main picture, such as current line number, odd/even field etc. It is generated by the deflection circuitry and represents the orthogonal time-base for the entire system.

Feature ICs (e.g. PIP) will be synchronized to the main YC<sub>r</sub>C<sub>b</sub> bus. Digital insertion (boxing) is controlled by a priority system.

### 1.3.2. Digital OSD Interface

Digital OSD from text or on-screen-display is connected via the Picture bus. The OSD signal is 5 bits wide. The OSD signals are not subject to any post-filtering. The OSD signal provides 3-bit RGB (one bit per color), the 4th bit allows to display of half contrast colors. The 5<sup>th</sup> bit enables a programmable color-look-up table with 16 entries and 4-bit resolution per color. This allows the support of a World System Teletext level-2 color display. Display contrast for OSD data can be adjusted separately by three contrast multipliers.

### 1.3.3. Priority Interface

Up to eight digital  $YC_rC_b$  or OSD sources (main decoder, PIP, OSD, text, etc.) may be selected in real-time by means of a 3-bit priority bus. Thus, a pixelwise bus arbitration and source switching is possible. It is essential that all  $YC_rC_b$ -sources are synchronous and orthogonal.

In general, each source (= master) has its own  $YC_rC_b$  bus request. This bus request may either be software or hardware-controlled, i.e. by a fast blank signal. Data collision is avoided by a bus arbiter that provides the individual bus acknowledge in accordance to a user-defined priority.

Each master sends a bus request with his individual priority ID onto the Prio-bus and immediately reads back the bus status. Only in case of positive arbitration (send-Prio-ID) = read-Prio-ID) the bus acknowledge becomes active and the data is sent.

This treatment has many features that have impact on the appearance of a TV picture:

- real-time bus arbitration (PIP, OSD...)
- priority configuration by software
- different coefficients for different sources

### 2. Functional Description

### 2.1. Display Part

In the display part the conversion from digital  $YC_rC_b$  to analog RGB is carried out. A block diagram is shown in Figure 2–9. In the luminance processing, path contrast and brightness adjustments and a variety of features, such as black level expansion, dynamic peaking and soft limiting, are provided. In the chrominance path, the  $C_rC_b$  signals are converted to 20.25 MHz sampling rate and filtered by a color transient improvement circuit. The  $YC_rC_b$  signals are converted by a programmable matrix to RGB color space.

The signals inserted via the  $YC_rC_b$  bus are identified by their respective priority. The display processor provides separate control settings for two pictures, i.e. different coefficients for a 'main' and a 'side' picture.

The digital OSD insertion circuit allows the insertion of a 5-bit OSD signal. The color space for this signal is controlled by a partially programmable color look-up table (CLUT) and contrast adjustment.

The OSD signals and the display clock are synchronized to the horizontal flyback. For the display clock, a gate delay phase shifter is used. In the analog backend, three 10-bit digital-to-analog converters provide the analog output signals.

### 2.1.1. Luma Input

The luminance input is 8 bit wide. If noise shaping was applied to the luminance signal, a notch filter for an LSB shaping signal at 10.125 MHz reconstructs the real LSB. This increases the signal resolution to 9-bit data. The VPC 32XX A supports this noise shaping.

After this filter (gain = 2) from the 9-bit signal an offset of 32 is subtracted to shift the black level to zero. This assumes the black level of the input signal to be at 16 (ITUR 601 standard).

#### 2.1.2. Luma Contrast Adjustment

The 9-bit luminance signal is multiplied by a factor of 0 ... 2 in 64 steps. An 11-bit output signal is used to increase the accuracy of the luma signal. The contrast can be adjusted separately for main picture and side picture.

### 2.1.3. Black Level Expander

The black level expander enhances the contrast of the picture. Therefore the luminance signal is modified with an adjustable, non-linear function. Dark areas of the picture are changed to black, while bright areas remain unchanged. The advantage of this black level expander is

that the black expansion is performed only if it will be most noticeable to the viewer.

The black level expander works adaptively. Depending on the measured amplitudes ' $L_{min}$ ' and ' $L_{max}$ ' of the low-pass-filtered luminance and an adjustable coefficient BTLT, a tilt point ' $L_{t}$ ' is being established by

$$L_t = L_{min} + BTLT (L_{max} - L_{min}).$$

Above this value there is no expansion, while all luminance values below this point are expanded according to:

$$L_{out} = L_{in} + BAM (L_{in} - L_t)$$

A second threshold, L<sub>tr</sub>, can be programmed, above which there is no expansion. The characteristics of the black level expander are shown in Fig. 2–1 and Fig. 2–2.

The tilt point  $L_t$  is a function of the dynamic range of the video signal. Thus, the black level expansion is only performed when the video signal has a large dynamic range. Otherwise, the expansion to black is zero. This allows the correction of the characteristics of the picture tube.



Fig. 2–1:Characteristics of the black level expander



Fig. 2-2:Black-level-expansion

- a) luminance input
- b) luminance input and output

#### 2.1.4. Dynamic Peaking

Especially with decoded composite signals and notch filter luminance separation, as input signals, it is necessary to improve the luminance frequency characteristics. With transparent, high-bandwidth signals, it is sometimes desirable to soften the image.

In the DDP 3300 A, the luma response is improved by 'dynamic' peaking. The algorithm has been optimized regarding step and frequency response. It adapts to the amplitude of the high frequency part. Small AC amplitudes are processed, while large AC amplitudes stay nearly unmodified.

The dynamic range can be adjusted from -14 to +14 dB for small high frequency signals. There is separate adjustment for signal overshoot and for signal undershoot. For large signals, the dynamic range is limited by a non-linear function that does not create any visible alias components. The peaking can be switched over to "softening" by inverting the peaking term by software.

The center frequency of the peaking filter is switchable from 2.5 MHz to 3.2 MHz. For S-VHS and for notch filter color decoding, the total system frequency responses for both PAL and NTSC are shown in figure 2–4.

Transients, produced by the dynamic peaking when switching video source signals, can be suppressed via the priority bus.



Fig. 2-3: Dynamic peaking frequency response



Fig. 2-4: Total frequency response for peaking filter and S-VHS, PAL, NTSC

### 2.1.5. Digital Brightness Adjustment

The DC-level of the luminance signal can be adjusted by adding an 8-bit number in the luminance signal path in front of the softlimiter.

With a contrast adjustment of 32 (gain = 1) the signal can be shifted by  $\pm\,100\%$ . After the brightness addition, the negative going signals are limited to zero. It is desirable to keep a small positive offset with the signal to prevent undershoots produced by the peaking from being cut. The digital brightness adjustment is separate for main and side picture.

#### 2.1.6. Soft Limiter

The dynamic range of the processed luma signal must be limited to prevent the CRT from overload. An appropriate headroom for contrast, peaking and brightness can be adjusted by the TV manufacturer according to the CRT characteristics. All signals above this limit will be 'soft'-clipped. A characteristic diagram of the soft limiter is shown in Fig. 2–5. The total limiter consists of three parts:

Part 1 includes adjustable tilt point and gain. The gain before the tilt value is 1. Above the tilt value, a part (0...15/16) of the input signal is subtracted from the input signal itself. Therefore the gain is adjustable from 16/16 to 1/16, when the slope value varies from 0 to 15. The tilt value can be adjusted from 0 to 511.

Part 2 has the same characteristics as part 1. The subtracting part is also relative to the input signal, so the total differential gain will become negative if the sum of slope 1 and slope 2 is greater than 16 and the input signal is above the both tilt values (see characteristics).

Finally, the output signal of the soft limiter will be clipped by a hard limiter adjustable from 256 to 511.



Fig. 2-5: Characteristic of soft limiter a and b and hard limiter

### 2.1.7. Chroma Input

The chroma input signal is typically a multiplexed  $C_R$  and  $C_B$  signal in 8-bit two's complement code. It can be switched between normal or inverted signal and between two's complement or binary offset (straight binary) code. Also the delay can be adjusted in 5 steps within a range of  $\pm 2$  clock periods.

## 2.1.8. Chroma Interpolation

A linear phase interpolator is used to convert the chroma sampling rate from 10.125 MHz (4:2:2) to 20.25 MHz (4:4:4). The frequency response of the interpolator is shown in Fig. 2–6. All further processing is carried out at the full sampling rate.



**Fig. 2–6:**Frequency response of the chroma interpolation filter

#### 2.1.9. Chroma Transient Improvement

The intention of this block is to enhance the chroma resolution. A correction signal is calculated by differentiation of the color difference signals. The differentiation can be selected according to the signal bandwidth, e.g. for PAL/NTSC/SECAM or digital component signals, respectively. The amplitude of the correction signal is adjustable. Small noise amplitudes in the correction signal are suppressed by an adjustable coring circuit. To eliminate 'wrong colors', which are caused by over and undershoots at the chroma transition, the sharpened chroma signals are limited to a proper value automatically.



Fig. 2-7:Digital Color Transient Improvement

#### 2.1.10. Inverse Matrix

A 6-multiplier matrix transcodes the Cr and Cb signals to R–Y, B–Y, and G–Y. The multipliers are also used to adjust color saturation in the range of 0 to 2. The coefficients are signed and have a resolution of 9 bits. There are separate matrix coefficients for main and side pictures. The matrix computes:

$$R-Y = MR1*Cb + MR2*Cr$$
  
 $G-Y = MG1*Cb + MG2*Cr$   
 $B-Y = MB1*Cb + MB2*Cr$ 

The initialization values for the matrix are computed from the standard ITUR (CCIR) matrix:

For a contrast setting of CTM = 32, the matrix values are scaled by a factor of 64, see also table 3–1.

### 2.1.11. RGB Processing

After adding the post-processed luma, the digital RGB signals are limited to 10 bits. Three multipliers are used to digitally adjust the white drive. Using the same multipliers an average beam current limiter is implemented. See also section 2.2.1. 'CRT Measurement and Control'.

#### 2.1.12. OSD Color Lookup Table

The DDP 3300 A has five input lines for an OSD signal. This signal forms a 5-bit address for a color look-up table (CLUT). The CLUT is a memory with 32 words where each word holds a RGB value.

Bits 0 to 3 (bit 4 = 0) form the addresses for the ROM part of the OSD, which generates full RGB signals (bit 0 to 2) and half-contrast RGB signals (bit 3).

Bit 4 addresses the RAM part of the OSD with 16 freely programmable colors, addressable with bit 0 to 3. The programming is done via the I<sup>2</sup>C-bus.

The amplitude of the CLUT output signals can be adjusted separately for R, G and B via the  $I^2C$ -bus. The switchover between video RGB and OSD RGB is done via the Priority bus.

### 2.1.13. Picture Frame Generator

When the picture does not fill the total screen (height or width too small) it is surrounded with black areas. These areas (and more) can be colored with the picture frame generator. This is done by switching over the RGB signal from the matrix to the signal from the OSD color look-up table.

The width of each area (left, right, upper, lower) can be adjusted separately. The generator starts on the right, respectively lower side of the screen and stops on the left, respectively upper side of the screen. This means, it runs during horizontal, respectively vertical flyback. The color of the complete border can be stored in the programmable OSD color look-up table in a separate address. The format is  $3\times 4$  bit RGB. The contrast can be adjusted separately.

The picture frame generator includes a priority master circuit. Its priority is programmable and the border is generated only if the priority is higher than the priority at the PRIO bus. Therefore the border can be underlay or overlay depending on the picture source.

## 2.1.14. Priority Codec

The priority decoder has three input lines for up to eight priorities. The highest priority is all three lines at low level. A 5-bit information is attached to each priority (see table 3–1 'Priority Bus'). These bits are programmable via the I<sup>2</sup>C-bus and have the following meanings:

 one of two contrast, brightness and matrix values for main and side picture

- RGB from video signal or color look-up table
- disable/enable black level expander
- disable/enable peaking transient suppression when signal is switched
- disable/enable analog fast blank

### 2.1.15. Scan Velocity Modulation

The RGB input signal of the SVM is converted to Y in a simple matrix. Then the Y signal is differentiated by a filter of the transfer function 1–Z<sup>-N</sup>, where N is programmable from 1 to 6. With a coring, some noise can be suppressed. This is followed by a gain adjustment and an adjustable limiter. The analog output signal is generated by an 8-bit D/A converter.

The signal delay can be adjusted by  $\pm$  3.5 clocks in half-clock steps. For the gain and filter adjustment there are two parameter sets. The switching between these two sets is done with the same RGB switch signal that is used for switching between video–RGB and OSD–RGB for the RGB outputs. (See Fig. 2–8).



Fig. 2-8:SVM Block diagram

## 2.1.16. Display Phase Shifter

A phase shifter is used to partially compensate the phase differences between the video source and the flyback signal. By using the described clock system, this phase shifter works with an accuracy of approximately 1 ns. It has a range of 1 clock period which is equivalent to  $\pm$  24.7 ns at 20.25 MHz. The large amount of phase shift (full clock periods) is realized in the front-end circuit.



### 2.2. Analog Back End

The digital RGB signals are converted to analog RGBs using three video digital to analog converters (DAC) with 10-bit resolution. An analog brightness value is provided by three additional DACs. The adjustment range is 40% of the full RGB range.

The back-end allows insertion of an external analog RGB signal. The RGB signal is key-clamped and inserted into the main RGB by the fast blank switch. The external RGB signals are virtually handled as priority bus signals. Thus, they can be overlaid or underlaid to the digital picture. The external RGB signals can be adjusted independently as regards DC-level (brightness) and magnitude (contrast).

Controlling the whitedrive/analog brightness and also the external contrast and brightness adjustments is done via the Fast Processor, located in the VPC 3200 A (ref 2.3.5.). Control of the cutoff DACs is via  $I^2$ C-bus registers.

Finally cutoff and blanking values are added to the RGB signals. Cutoff (dark current) is provided by three 9-bit DACs. The adjustment range is 60% of full scale RGB range.

The analog RGB-outputs are current outputs with current-sink characteristics. The maximum current drawn by the output stage is obtained with peak white RGB.

## 2.2.1. CRT Measurement and Control

The display processor is equipped with an 8-bit PDM-ADC for all measuring purposes. The ADC is connected to the sense input pin, the input range is 0 to 1.5V. The

bandwidth of the PDM filter can be selected; it is 40/80 kHz for small/large bandwidth setting. The input impedance is more than 1  $M\Omega$ .

Cutoff and white drive current measurement are carried out during the vertical blanking interval. They always use the small bandwidth setting. The current range for the cutoff measurement is set by connecting a sense resistor to the MADC input. For the whitedrive measurement, the range is set by using another sense resistor and the range select switch 2 output pin (RSW2). During the active picture, the minimum and maximum beam current is measured. The measurement range can be set by using the range select switch 1 pin (RSW1) as shown in Fig. 2–10 and Fig. 2–11. The timing window of this measurement is programmable. The intention is to automatically detect letterbox transmission or to measure the actual beam current. All control loops are closed via the external control microprocessor.



Fig. 2-10: MADC Range Switches



DDP 3300 A PRELIMINARY DATA SHEET

In each field two sets of measurements can be taken:

- a) The picture tube measurement returns results for
- cutoff R
- cutoff G
- cutoff B
- white drive R or G or B (sequentially)
- b) The picture measurement returns data on
- active picture maximum current
- active picture minimum current

The tube measurement is automatically started when the cutoff blue result register is read. Cutoff control for RGB requires one field only while a complete white-drive control requires three fields. If the measurement mode is set to 'offset check', a measurement cycle is run with the cutoff/whitedrive signals set to zero. This allows to compensate the MADC offset as well as input the leakage currents. During cutoff and whitedrive measurements, the average beam current limiter function (ref. 2.2.3.) is switched off and a programmable value is used for the brightness setting. The start line of the tube measurement can be programmed via I<sup>2</sup>C-bus, the first line used for the measurement, i.e. measurement of cutoff red, is 2 lines after the programmed start line.

The picture measurement must be enabled by the control microprocessor after reading the min./max. result registers. If a '1' is written into bit 2 in subaddress 25, the measurement runs for one field. For the next measurement a '1' has to be written again. The measurement is always started at the beginning of active video.

The vertical timing for the picture measurement is programmable, and may even be a single line. Also the signal bandwidth is switchable for the picture measurement.

Two horizontal windows are available for the picture measurement. The large window is active for the entire active line. Tube measurement is always carried out with the small window. Measurement windows for picture and tube measurement are shown in Figure 2–12.



Fig. 2–12:Windows for tube and picture measurements

### 2.2.2. SCART Output Signal

The RGB output of the DDP 3300 A can also be used to drive a SCART output. In the case of the SCART signal, the parameter CLMPR (clamping reference) has to be set to 1. Then, during blanking, the RGB outputs are automatically set to 50% of the maximum brightness. The DC offset values can be adjusted with the cutoff parameters CR, CG, and CB. The amplitudes can be adjusted with the drive parameters WDR, WDG, and WDB (located in the VPC 3200 A).

#### 2.2.3. Average Beam Current Limiter

The average beam current limiter (BCL) uses the sense input for the beam current measurement. The BCL uses a different filter to average the beam current during the active picture. The filter bandwidth is approx. 2 kHz. The beam current limiter has an automatic offset adjustment that is active two lines before the first cutoff measurement line.

The beam current limiter function is located in the VPC 32XX A. The data exchange between the VPC and the DDP is done via a single-wire serial interface (ref. section 2.3.5.).

The beam current limiter allows the setting of a threshold current. If the beam current is above the threshold, the excess current is low-pass filtered and used to attenuate the RGB outputs by adjusting the white-drive multipliers for the internal (digital) RGB signals, and the analog contrast multipliers for the analog RGB inputs, respectively.

The lower limit of the attenuator is programmable, thus a minimum contrast can always be set. During the tube measurement, the ABL attenuation is switched off. After the white drive measurement line it takes 3 lines to switch back to BCL limited drives and brightness.

Typical characteristics of the ABL for different loop gains are shown in Fig. 2–13; for this example the tube has been assumed to have square law characteristics



Fig. 2–13:Beam current limiter characteristics: beam current output vs. drive BCL threshold: 1



Fig. 2-14: Analog back-end

### 2.3. Synchronization and Deflection

The synchronization and deflection processing is distributed over front-end, e.g., the VPC 320X and the DDP 3300 A back end. The video clamping, horizontal and vertical sync separation and all video related timing information are processed in the front end. Most of the processing that runs at the horizontal frequency is programmed on the internal Fast Processor (FP). Also the values for vertical & East/West deflection are calculated by the FP software.

The information extracted by the video sync processing is multiplexed onto the hardware front sync signal (FSY) and distributed to the rest of the video processing sys-

tem. The format of the front sync signal is given in Fig. 2–15.

The data for the vertical deflection, the sawtooth and the East/West correction signal is calculated in the VPC 320X. The data is transferred to the back-end by a single wire interface.

The display related synchronization, i.e. generation of horizontal and vertical drive and synchronization of horizontal and vertical drive to the video timing extracted in the front-end, are implemented in hardware in the backend.



Fig. 2-15: Front sync format

### 2.3.1. Deflection Processing

The deflection processing generates the signals for the horizontal and vertical drive (see Fig. 2–16). This block contains two phase-locked loops:

- PLL2 generates the horizontal and vertical timing, e.g. blanking, clamping and composite sync. Phase and frequency are synchronized by the front sync signal.
- PLL3 adjusts the phase of the horizontal drive pulse and compensates for the delay of the horizontal output stage. Phase and frequency are synchronized by the oscillator signal of PLL2.

The horizontal drive circuitry uses a digital sine wave generator to produce the exact (subclock) timing for the

drive pulse. The generator runs at 1 MHz; in the output stage the frequency is divided down to give drive-pulse period and width. In standby mode, the output stage is driven from an internal 1 MHz clock that is derived from the 5 MHz clock input signal and a fixed drive pulse width is used. When the circuit is switched out of standby operation the drive pulse width is programmable. The horizontal drive uses a high voltage (8V) open drain output transistor.

The Main Sync (MSY) signal that is generated from PLL3 is a multiplex of all display-related data (Fig. 2–17). This signal is intended for use by other processors, e.g. a PIP processor can use this signal to adjust to a certain display position.





### 2.3.2. Horizontal Phase Adjustment

This section describes a simple way to align PLL phases and the horizontal frame position.

- The parameter NEWLIN in the VPC 320X has to be adjusted. The minimum possible value is 34 (recommended for a standard 4:3 signal).
- 2. With HDRV, the duration of the horizontal drive pulse has to be adjusted.
- 3. With POFS2, the clamping pulse for the analog RGB input has to be adjusted to the correct position, e.g. the pedestal of the generator signal.
- 4. With POFS3, the horizontal position of the analog RGB signal (from SCART) has to be adjusted.
- 5. With HPOS, the digital RGB output signal (from VPC) has to be adjusted to the correct horizontal position.
- 6. With HBST and HBSO, the start and stop values for the horizontal blanking have to be adjusted.

#### 2.3.3. Vertical and East/West Deflection

The calculations of the vertical and East/West deflection waveforms are done in the video front-end, i.e., the VPC 320X. The algorithm uses a chain of accumulators to generate the required polynomial waveforms. To produce the deflection waveforms, the accumulators are initialized at the beginning of each field. The initialization values must be computed by the TV control processor and are written to the VPC 320X once. The waveforms are described as polynomials in x, where x varies from 0 to 1 for one field.

P: 
$$a + b(x-0.5) + c(x-0.5)^2 + d(x-0.5)^3 + e(x-0.5)^4$$

The initialization values for the accumulators a0..a3 for

vertical deflection and a0..a4 for East/West deflection are 12-bit values.

The vertical waveform can be scaled according the average beam current. This is used to compensate the effects of electric high tension changes due to beam current variations. In order to get a faster vertical retrace timing, the output impedance of the vertical D/A-converter can be reduced by 50% during the retrace.

Fig. 2–18 shows some vertical and East/West deflection waveforms. The polynomial coefficients are also stated.

Detailed information on the programming of the vertical and East/West deflection parameters is given in the VPC 320X datasheet.



Fig. 2–18: Vertical and East/West Deflection Waveforms

Vertical: a,b,c,d 0,1,0,0

0,1,1,0

0,1,0,1



East/West: a,b,c,d,e 0,0,1,0,0 0,0,0,0,1 0,0,1,1,1

### 2.3.4. Protection Circuitry

- Picture tube and drive stage protection is provided through the following measures:
- Vertical flyback protection input: this pin searches for a negative edge in every field, otherwise the RGB drive signals are blanked.
- Drive shutoff during flyback: this feature can be selected by software.
- Safety input pin: this input has two thresholds. Between zero and the lower threshold, normal functioning takes place. Between the lower and the higher threshold, the RGB signals are blanked. Above the higher threshold, the RGB signals are blanked and the horizontal drive is shut off. Both thresholds have a small hysteresis.
- The main oscillator (not included in the DDP) and the horizontal drive circuitry are run from a separate (standby) power supply and are already active while the TV set is powering up.

#### 2.3.5. Deflection Bus

The deflection bus is a serial, bidirectional interface between the DDP and the Fast Processor in the VPC chip, so the calculation of the vertical and the East/West signals is performed by the FP in the VPC. The FP in the VPC also does the beam current limitation. The following data is transferred via the deflection bus:

- vertical and East/West drive values for the VERT and EW DAC from VPC to DDP
- values for R/G/B DACs for ext. brightness, internal brightness, external contrast, white drive from VPC to DDP
- tube current measurement from DDP to VPC
- status bits from DDP to VPC
- vertical reset of deflection back-end (from VPC to DDP).

### 2.4. Reset and Standby Functions

Reset of most functions (exceptions see below) is performed by a reset pin. When this pin becomes active, all the internal registers and counters are set to zero. When this pin is released, the internal reset is still active for approximately 4  $\mu s$ . After that time all the internal registers are loaded with the values defined in the defaults ROM. All the registers which are updated with the vertical sync get these values with the next vertical sync. During this initialization procedure (approx. 60  $\mu s$ ) it is not possible to access the DDP via the serial interface (I²C). Access to other ICs via the serial bus is possible during that time. The same initialization procedure is started when the internal clock supervision detects that there is no clock (in the video processing part).

#### Exceptions for initialization:

- CCU clock divider (5MHz), not initialized by reset
- standby clock divider (1MHz), not initialized by reset, but clock selector switched to standby clock

During standby, only the horizontal drive pulse and the 5 MHz clock output for the control microprocessor are active. The standby circuitry is reset when the standby supply voltage is applied.

#### 2.4.1. Standby Mode for VPC and DDP

In a system with the video processor VPC and the display processor DDP it is possible to realize a standby mode where the whole signal processing is disabled and only some basic functions are working. This is possible because different supply pins for normal operation and standby operation are available. The standby mode is realized by switching off the supplies for analog frontend (VSUPF), analog backend (VSUPO) and the normal digital supply (VSUPD). The standby supply (VSTDBY) still has its nominal voltage. In the standby mode, all registers and counter values in the VPC and DDP are lost, they have to be re-initialized after analog and digital supplies are switched on again. The VPC still generates the 5 MHz clock which is used in the DDP as timing reference during standby.



Fig. 2-19: VPC & DDP Supply and Clock

To disable all the analog and digital functions, it is necessary to bring the analog and digital supplies below 0.5 V. Only this guarantees that all the normal functions are disabled and the standby current for analog and digital supply is at its minimum.

In the standby mode the following functions are still available:

- crystal oscillator of VPC
- 5 MHz clock output of VPC, standby clock for DDP, can also be used as CCU clock
- horizontal output of DDP, duty cycle set to 50 %, the 5 MHz clock is used as timing reference in standby mode (standby clock); protection modes with safety and horizontal flyback pins (in VPC) are not available

When the main power goes down, DDP and VPC react in different ways. An internal power supervision, in both VPC and DDP, generates the required power down signals.

### 2.4.2. DDP Power on

The DDP has its own clock and voltage supervision circuit to generate a reset signal during power on. The initialization of registers is described in section 2.4.3. 'DDP Standby On/Off'. The HOUT signal is disabled until a proper CLK5 signal (5 MHz clock) has been detected. Therefore at least one positive and negative edge with the correct distance (two 20 MHz clocks) has to be received. After this Clock Release signal, the HOUT generator runs with the standby clock, which is derived from the 5 MHz clock (divide by 5). Switching to the line

locked clock from the horizontal PLL is performed by the CCU.



Fig. 2-20: DDP power on, standby on/off

### 2.4.3. DDP Standby On/Off

Switching the DDP to Standby Mode is more critical because of the HOUT output signal. Before the standby mode is entered, the clock source for the horizontal output generator has to be switched to the standby clock.

Switching to Standby Mode can be done by the CCU as a reaction to a remote control command (see register 53, EHPLL = disable) or by the internal voltage supervision of the DDP. This voltage supervision activates the Power Down signal when the supply for the digital circuits (VSUPD) goes below  $V_{SUPD-pd}$  ( $\sim$ 4.5 V). The Power Down signal switches the clock source for the HOUT generation to the standby clock and sets the duty factor to 50%. This is exactly what the EHPLL bit does.

Because the clocks from the DDP–pll and the standby clock are not in phase, the actual phase (High/Low) of the HOUT signal may be up to one pll or standby clock ( $\sim 1 \, \mu s$ ) longer than a regular one when the clock source is changed.

The voltage supervising reacts if VSUPD goes below  $V_{SUPD-pd}$  for more than 50 ns. This Power Down signal is extended by 50  $\mu$ s after VSUPD is back again.

When switched off, the negative slope of the supply voltage VSUPD should not be larger than approximately 0.2  $V/\mu s$  (see Recommended Operating Conditions).



Fig. 2–21: External RESET

#### 2.4.4. Reset DDP

Reset of most functions (exception see below) is performed by different sources:

- power on circuit (VSTBY, VSUPD)
- reset pin (DDP)



Fig. 2-22: DDP reset generation

If one of these sources creates a reset, all the internal registers and counters are set to zero. When this reset source becomes inactive, the internal reset is still active for 4  $\mu s$ . After that time all the internal registers are loaded with the values defined in the defaults ROM. All the registers which are updated with the vertical sync (chain registers) get these values with the next vertical sync. During this initialization procedure (approx. 60  $\mu s$ ) it is not possible to access the DDP via the  $l^2 C$ -bus.

#### 3. Serial Interface

# 3.1. I<sup>2</sup>C-bus Interface

Communication between the DDP 3300 A and the external controller is done via  $I^2C$ -bus. The DDP 3300 A has an  $I^2C$ -bus slave interface and uses  $I^2C$  clock synchronization to slow down the interface if required. The  $I^2C$ -bus interface uses one level of subaddress: one  $I^2C$ -bus address is used to address the IC and a subaddress selects one of the internal registers. The  $I^2C$ -bus chip address is given below:

Note: The I<sup>2</sup>C address is subject to change!

| A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
|----|----|----|----|----|----|----|-----|
| 1  | 0  | 0  | 0  | 1  | 0  | 1  | 0/1 |

The registers of the DDP 3300 A have 8 or 16-bit data size; 16-bit registers are accessed by reading/writing two 8-bit data words.

Functions implemented by firmware in the on-chip control microprocessor (FP) located in the VPC are explained in the VPC datasheet.

Figure 3–1 shows I<sup>2</sup>C-bus protocols for read and write operations of the interface; the read operation requires an extra start condition and repetition of the chip address with read command set.



Fig. 3-1: I<sup>2</sup>C-bus protocols

### 3.2. Control and Status Registers

Table 3–1 gives definitions of the DDP 3300 A control and status registers. The number of bits indicated for each register in the table is the number of bits implemented in hardware, i.e., a 9-bit register must always be accessed using two data bytes, but the 7 MSB will be don't care on write operations and 0 on read operations. Write registers that can be read back are indicated in the following table.

A hardware reset initializes all control registers to 0. The automatic chip initialization loads a selected set of registers with the default values given in Table 3–1.

The register modes given in Table 3–1 are:

w write only registerw/r write/read data registerr read data from DDP 3300 A

h register is latched with horizontal pulsev register is latched with vertical pulse

The mnemonics used in the INTERMETALL DDP 3300 A demo software are given in the last column.

Table 3–1: Control and status registers

| I <sup>2</sup> C sub | Number  | Mode   | Function                                                                                                                                                                                                                                           | Default     | Name                  |
|----------------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|
| address              | of bits | Wiode  | Tanction                                                                                                                                                                                                                                           | Delauit     | Ivame                 |
|                      | PRIORIT | Y BUS  |                                                                                                                                                                                                                                                    |             | ,                     |
|                      |         |        | priority mask register, if bit[x] is set to 1 then the function is active for the respective signal priority                                                                                                                                       |             |                       |
| 75                   | 9       | wv     | bit [7:0] bit[x] 0/1: select contrast,brightness,matrix for main / side picture                                                                                                                                                                    | 0           | PBCT                  |
| 71                   | 9       | w v    | bit [7:0] bit[x] 0/1: select main(video)/external (via CLUT) RGB                                                                                                                                                                                   | 0           | PBERGB                |
| 7d                   | 9       | w v    | bit [7:0] bit[x] 0/1: disable/enable black level expander                                                                                                                                                                                          | 0           | PBBLE                 |
| 79                   | 9       | w v    | bit [7:0] bit[x] 0/1: disable/enable peaking transient suppression when signal is switched                                                                                                                                                         | 0           | PBPK                  |
| 4b                   | 9       | wv     | bit [7:0] bit[x] 0/1: disable/enable analog fast blank input                                                                                                                                                                                       | 0           | PBFB                  |
| 47                   | 9       | w v    | bit [2:0] picture frame generator priority id bit [8] enable prio id for picture frame generator                                                                                                                                                   | 0           | PFGID<br>PFGEN        |
|                      | LUMA CH | HANNEL |                                                                                                                                                                                                                                                    |             |                       |
| 61                   | 9       | wv     | bit [5:0] 063/32 main picture contrast                                                                                                                                                                                                             | 32          | СТМ                   |
| 65                   | 9       | w v    | bit [5:0] 063/32 side picture contrast                                                                                                                                                                                                             | 32          | CTS                   |
| 51                   | 9       | w v    | bit [8:0] —256255 main picture brightness                                                                                                                                                                                                          | 0           | BRM                   |
| 55                   | 9       | w v    | bit [8:0] —256255 side picture brightness                                                                                                                                                                                                          | 0           | BRS                   |
| 59                   | 9       | w v    | black level expander: bit [3:0] 015 tilt coefficient bit [8:4] 031 amount                                                                                                                                                                          | 8<br>12     | BTLT<br>BAM           |
| 5d                   | 9       | wv     | black level expander: bit [8:0] 0511 disable expansion, threshold value                                                                                                                                                                            | 200         | BTHR                  |
| 69                   | 9       | w v    | luma peaking filter, the gain at high frequencies and small signal amplitudes is: 1 + (k1+k2)/8 bit [3:0] 015 k1: peaking level undershoot bit [7:4] 015 k2: peaking level overshoot bit [8] 0/1 peaking value normal/inverted (peaking/softening) | 4<br>4<br>0 | PKUN<br>PKOV<br>PKINV |
| 6d                   | 9       | w v    | luma peaking filter, coring bit [4:0] 031 coring level bit [7:5] reserved bit [8] 0/1 peaking filter center frequency high/low                                                                                                                     | 3           | COR                   |
| 41                   | 9       | wv     | luma soft limiter, slope A and B bit [3:0] slope segment A bit [7:4] slope segment B                                                                                                                                                               | 0           | LSLSA<br>LSLSB        |
| 45                   | 9       | w v    | bit [7:0] luma soft limiter absolute limit (unsigned) bit [8] 0/1 modulation off/on                                                                                                                                                                | 255<br>1    | LSLAL<br>LSLM         |
| 49                   | 9       | w v    | bit [8:0] luma soft limiter segment B tilt point (unsigned)                                                                                                                                                                                        | 300         | LSLTB                 |
| 4d                   | 9       | w v    | bit [8:0] luma soft limiter segment A tilt point (unsigned)                                                                                                                                                                                        | 250         | LSLTA                 |
|                      |         |        |                                                                                                                                                                                                                                                    |             |                       |

| I <sup>2</sup> C sub address | Number of bits | Mode       | Function                                                                                                                                                                                                     | Default                                                           | Name                    |  |  |  |
|------------------------------|----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|--|--|--|
|                              | CHROMA CHANNEL |            |                                                                                                                                                                                                              |                                                                   |                         |  |  |  |
| 14                           | 8              | w/r        | luma/chroma matching delay bit [2:0] $-33$ variable chroma delay bit [3] $0/1$ chroma polarity signed / offset binary bit [4] $0/1$ $C_B(U)$ sample first / $C_R(V)$ sample first bit [5] test bit, set to 0 | 0<br>1<br>0<br>0                                                  | LDB<br>COB<br>ENVU      |  |  |  |
| 66                           | 9              | w v        | digital transient improvement bit [3:0] 015 coring value bit [7:4] 015 DTI gain bit [8] 0/1 narrow/wide bandwidth mode                                                                                       | 1<br>5<br>1                                                       | DTICO<br>DTIGA<br>DTIMO |  |  |  |
|                              | INVERSE        | MATRIX     |                                                                                                                                                                                                              |                                                                   |                         |  |  |  |
| 7c<br>74                     | 9              | W V<br>W V | main picture matrix coefficient R-Y = MR1M*C <sub>B</sub> + MR2M*C <sub>R</sub> bit [9:0] $-256/128 \dots 255/128$ bit [9:0] $-256/128 \dots 255/128$                                                        | 0<br>86                                                           | MR1M,<br>MR2M           |  |  |  |
| 6c<br>64                     | 9              | W V<br>W V | main picture matrix coefficient $G-Y = MG1M*C_B + MG2M*C_R$<br>bit [9:0] $-256/128 \dots 255/128$<br>bit [9:0] $-256/128 \dots 255/128$                                                                      | -22<br>-44                                                        | MG1M,<br>MG2M           |  |  |  |
| 5c<br>54                     | 9              | w v<br>w v | main picture matrix coefficient B–Y = MB1M*C <sub>B</sub> + MB2M*C <sub>R</sub> bit [9:0] $-256/128 \dots 255/128$ bit [9:0] $-256/128 \dots 255/128$                                                        | 113<br>0                                                          | MB1M,<br>MB2M           |  |  |  |
| 78<br>70                     | 9              | w v<br>w v | side picture matrix coefficient R-Y = MR1S*C <sub>B</sub> + MR2S*C <sub>R</sub> bit [9:0] $-256/128 \dots 255/128$ bit [9:0] $-256/128 \dots 255/128$                                                        | 0<br>73                                                           | MR1S,<br>MR2S           |  |  |  |
| 68<br>60                     | 9              | w v<br>w v | side picture matrix coefficient $G-Y = MG1S*C_B + MG2S*C_R$<br>bit [9:0] $-256/128 \dots 255/128$<br>bit [9:0] $-256/128 \dots 255/128$                                                                      | -19<br>-37                                                        | MG1S,<br>MG2S           |  |  |  |
| 58<br>50                     | 9<br>9         | w v<br>w v | side picture matrix coefficient B-Y = MB1S*C <sub>B</sub> + MB2S*C <sub>R</sub> bit [9:0] $-256/128 \dots 255/128$ bit [9:0] $-256/128 \dots 255/128$                                                        | 97<br>0                                                           | MB1S,<br>MB2S           |  |  |  |
|                              | COLOR L        | OOK-UP     | TABLE                                                                                                                                                                                                        |                                                                   |                         |  |  |  |
| 00-0f                        | 16             | w h        | color look-up table: 16 entries, 12 bit wide, The CLUT registers are initialized at power-up bit [3:0] 015 blue amplitude bit [7:4] 015 green amplitude bit [11:8] 015 red amplitude                         | 000H<br>F00H<br>0F0H<br>0F0H<br>00FH<br>F0FH<br>0FFH<br>7FFH<br>7 | CLUT0                   |  |  |  |
| 11                           | 16             | w h        | picture frame color 12 bit wide, bit [3:0] 015 blue amplitude bit [7:4] 015 green amplitude bit [11:8] 015 red amplitude                                                                                     | 0<br>0<br>0                                                       | PFCB<br>PFCG<br>PFCR    |  |  |  |

| I <sup>2</sup> C sub address | Number of bits | Mode   | Function                                                                                                                      | Default | Name         |
|------------------------------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------|---------|--------------|
| 4c                           | 9              | w v    | digital OSD insertion contrast for R (amplitude range: 0 to 255) bit [3:0] 013 R amplitude = CLUTn · (DRCT + 4) 14,15 invalid | 8       | DRCT         |
|                              |                |        | picture frame insertion contrast for R (ampl. range: 0 to 255) bit [7:4] 013 R amplitude = PFCR · (PFRCT + 4) 14,15 invalid   | 8       | PFRCT        |
| 48                           | 9              | wv     | digital OSD insertion contrast for G (amplitude range: 0 to 255) bit [3:0] 013 G amplitude = CLUTn · (DGCT + 4) 14,15 invalid | 8       | DGCT         |
|                              |                |        | picture frame insertion contrast for G (ampl. range: 0 to 255) bit [7:4] 013 G amplitude = PFCG · (PFGCT + 4) 14,15 invalid   | 8       | PFGCT        |
| 44                           | 9              | wv     | digital OSD insertion contrast for B (amplitude range: 0 to 255) bit [3:0] 013 B amplitude = CLUTn · (DBCT + 4) 14,15 invalid | 8       | DBCT         |
|                              |                |        | picture frame insertion contrast for B (ampl. range: 0 to 255) bit [7:4] 013 B amplitude = PFCB · (PFBCT + 4) 14,15 invalid   | 8       | PFBCT        |
|                              | PICTURE        | FRAME  | GENERATOR                                                                                                                     |         |              |
| 4F                           | 9              | w v    | bit [8:0] horizontal picture frame begin code 0 = picture frame generator horizontally disabled code 1FF = full frame         | 0       | PFGHB        |
| 53                           | 9              | w v    | bit [8:0] horizontal picture frame end                                                                                        | 0       | PFGHE        |
| 63                           | 9              | wv     | bit [8:0] vertical picture frame begin code 0 = picture frame generator vertically disabled                                   | 270     | PFGVB        |
| 6f                           | 9              | w v    | bit [8:0] vertical picture frame end                                                                                          | 56      | PFGVE        |
|                              |                |        | enable and priority – see under 'PRIORITY BUS' picture frame color – see under 'COLOR LOOK-UP TABLE'                          |         |              |
|                              | SCAN VE        | LOCITY | MODULATION                                                                                                                    |         |              |
| 62                           | 9              | wv     | video mode coefficients bit [5:0] gain1 bit [8:6] differentiator delay 1 (0= filter off, 16= delay)                           | 60<br>4 | SVG1<br>SVD1 |
| 5e                           | 9              | w v    | text mode coefficients bit [5:0] gain 2 bit [8:6] differentiator delay 2 (0= filter off, 16= delay)                           | 60<br>4 | SVG2<br>SVD2 |
| 5a                           | 9              | wv     | limiter bit [6:0] limit value bit [8:5] not used, set to "0"                                                                  | 100     | SVLIM        |
| 56                           | 9              | wv     | delay and coring bit [3:0] adjustable delay, in 1/2 display clock steps, (value 5 : delay of SVMOUT is the same as for        | 7       | SVDEL        |
|                              |                |        | RGBOUT bit [7:4] coring value bit [8] not used, set to "0"                                                                    | 0       | SVCOR        |

| I <sup>2</sup> C sub address              | Number of bits | Mode              | Function                                                                                                                                                                                                | Default     | Name                                            |
|-------------------------------------------|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------|
|                                           | DISPLAY        | CONTRO            | DLS                                                                                                                                                                                                     |             |                                                 |
| 52<br>4e<br>4a                            | 9<br>9<br>9    | W V<br>W V<br>W V | cutoff Red<br>cutoff Green<br>cutoff Blue                                                                                                                                                               | 0<br>0<br>0 | CR<br>CG<br>CB                                  |
|                                           | TUBE AN        | ID PICTU          | RE MEASUREMENT                                                                                                                                                                                          |             |                                                 |
| 7b                                        | 9              | w v               | picture measurement start line bit [8:0] (TML+9)511 first line of picture measurement                                                                                                                   | 23          | PMST                                            |
| 6b                                        | 9              | w v               | picture measurement stop line<br>■ bit [8:0] (PMST+1)511 last line of picture measurement                                                                                                               | 308         | PMSO                                            |
| 7f                                        | 9              | wv                | tube measurement line bit [8:0] 0511 start line for tube measurement                                                                                                                                    | 15          | TML                                             |
| 25                                        | 8              | w/r               | tube and picture measurement control bit [0]                                                                                                                                                            | 0           | PMC<br>TMEN<br>PMBW<br>PMEN<br>PMWIN<br>OFSEN   |
| 13                                        | 16             | w/r               | white drive measurement control bit [9:0] 01023 RGB values for white drive beam current measurement bit [10] reserved bit [11] 0/1 RGB values for white drive beam current measurement disabled/enabled | 512         | WDRV                                            |
| 18–1d<br>18<br>19<br>1a<br>1d<br>1c<br>1b | 8              | r                 | measurement result registers minimum in active picture maximum in active picture white drive cutoff/leakage red cutoff/leakage green cutoff/leakage blue, read pulse starts tube measurement            |             | MRMIN<br>MRMAX<br>MRWDR<br>MRCR<br>MRCG<br>MRCB |
| 1e                                        | 8              | r                 | measurement adc status and fast blank input status  measurement status register bit [0]                                                                                                                 | _           | PMS                                             |

26

| I <sup>2</sup> C sub | Number         | Mode              | Function                                                                                                                                                                                                                                           | Default     | Name                 |
|----------------------|----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|
| address              | of bits TIMING |                   |                                                                                                                                                                                                                                                    |             |                      |
|                      | TIMING         |                   |                                                                                                                                                                                                                                                    | 1           |                      |
| 67                   | 9              | WV                | vertical blanking start bit [8:0] 0511 first line of vertical blanking                                                                                                                                                                             | 305         | VBST                 |
| 77                   | 9              | w v               | vertical blanking stop bit [8:0] 0511 last line of vertical blanking                                                                                                                                                                               | 25          | VBSO                 |
| 73                   | 9              | W V               | start of Black Level Expander measurement bit [8:0] 0511 first line of measurement, stop with first line of vertical blanking                                                                                                                      | 30          | AVST                 |
| 5f                   | 9              | wv                | bit [8:0] free running field period = (value + 4) lines                                                                                                                                                                                            | 0           | STIMP                |
|                      | HORIZO         | NTAL DEF          | FLECTION                                                                                                                                                                                                                                           | •           |                      |
| 7a                   | 9              | w v               | adjustable delay of PLL2, clamping, and blanking (relative to front sync) adjust clamping pulse for analog RGB input bit [8:0] $-256+255\pm8\mu s$                                                                                                 | -141        | POFS2                |
| 76                   | 9              | wv                | adjustable delay of flyback, main sync, csync and analog RGB (relative to PLL2) adjust horizontal drive or csync bit [8:0] —256+255 ±8 μs                                                                                                          | 0           | POFS3                |
| 7e                   | 9              | w v               | adjustable delay of main sync (relative to flyback) adjust horizontal position for digital picture bit [8:0] 20 steps = 1 μs                                                                                                                       | 120         | HPOS                 |
| 5b                   | 9              | w/r               | start of horizontal blanking<br>bit [8:0] 0511                                                                                                                                                                                                     | 1           | HBST                 |
| 57                   | 9              | w/r               | end of horizontal blanking<br>bit [8:0] 0511                                                                                                                                                                                                       | 48          | HBSO                 |
| 6a<br>6e<br>72       | 9 9            | w v<br>w v<br>w v | PLL2/3 filter coefficients, 1 of 5 bit code (n = bit number set to 1) bit [5:0] proportional coefficient PLL3, 2 <sup>-n-1</sup> bit [5:0] proportional coefficient PLL2, 2 <sup>-n-1</sup> bit [5:0] integral coefficient PLL2, 2 <sup>-n-5</sup> | 2<br>1<br>2 | PKP3<br>PKP2<br>PKI2 |
| 15                   | 16             | w/r               | horizontal drive and vertical signal control register bit [5:0] 063 horizontal drive pulse duration in μs (internally limited to 461)                                                                                                              | 32          | HDRV                 |
|                      |                |                   | bit [6] 0/1 disable/enable horizontal PLL2 and PLL3 bit [7] 0/1 1: disable horizontal drive pulse during flyback                                                                                                                                   | 0           | EHPLL<br>EFLB        |
|                      |                |                   | bit [8] 0/1 reserved, set to '0'                                                                                                                                                                                                                   | 0           | INTRL                |
|                      |                |                   | bit [9] 0/1 enable/disable ultra black blanking bit [10] 0/1 0: all outputs blanked                                                                                                                                                                | 0           | DUBL<br>EBL          |
|                      |                |                   | 1: normal mode bit [11] 0/1 enable/disable clamping for analog RGB                                                                                                                                                                                 | 0           | DCRGB                |
|                      |                |                   | input bit [12] 0/1 disable/enable vertical free running mode (FIFI Dispet to field? pointed ass)                                                                                                                                                   | 0           | SELFT                |
|                      |                |                   | bit [13] 0/1 enable/disable vertical protection bit [14] 0/1 internal/external (under VPC control)                                                                                                                                                 | 0           | DVPR<br>XDEFL        |
|                      |                |                   | start of vertical and E/W signal bit [15] 0/1 disable/enable phase shift of display clock                                                                                                                                                          | 1           | DISKA                |

| I <sup>2</sup> C sub address | Number of bits | Mode   | Function                                                                                         |                                                                                                                                                                                                                                                                                                                                                               | Default | Name                                |
|------------------------------|----------------|--------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------|
|                              | OUTPUT         |        |                                                                                                  |                                                                                                                                                                                                                                                                                                                                                               |         |                                     |
| 10                           | 8              | w/r    | output pin<br>bit [2:0]<br>bit [[4:3]<br>bit [5]<br>bit [7:6]]                                   | 7 = minimum strength 0 = maximum strength t [[4:3] pin driver strength, FPDAT 3 = minimum strength 0 = maximum strength t [5] 0/1 disable/enable internal resistor for vertical and East/West drive output                                                                                                                                                    |         | PSTSY PSTPRI VEWXR CSYM             |
|                              | MISCELL        | ANEOUS | 3                                                                                                |                                                                                                                                                                                                                                                                                                                                                               |         |                                     |
| 32                           | 8              | w/r    | fast blank<br>bit [0]<br>bit [1]<br>bit [2]<br>RGB<br>bit [3]<br>bit [4]<br>bit [6:5]<br>bit [7] | interface mode  0 fast blank from FBLIN pin  1 force internal fast blank signal to high  0/1 fast blank active high/low at FBLIN pin  0/1 disable/enable clamping reference for outputs  1 full line MADC measurement window, disables bit [3] in address 25  0/1 horizontal flyback pulse input active high/low  0 testbits, set to '0' reserved, set to '0' | 0       | FNFOH FBPOL CLMPR FLMW FLPOL SKMO D |

28

## 4. Specifications

## 4.1. Outline Dimensions





Fig. 4–1: 68-pin Plastic Leaded Chip Carrier Package (PLCC68) Weight approx. 4.8 g Dimensions in mm

15 64 33 34 57.7 ±0.1 57.7 ±0.1 19.3 ±0.1 18.±0.1 19.3 ±0.1 18.±0.1 10.05 1.29 - 31 x 1.778 = 55.118 ±0.1

**Fig. 4–2:**03.02.95
64-Pin Plastic Shrink Dual-Inline-Package **(PSDIP64)**Weight approx. 9.0 g
Dimensions in mm

70043/2

# 4.2. Pin Connections and Short Descriptions

NC = not connectedLV = if not used, leave vacantX = obligatory; connect as described in circuit diagram

IN = Input OUT = Output

| Pin<br>PLCC<br>68-pin | No.<br>PSDIP<br>64-pin | Connection<br>(if not used) | Pin Name         | Туре   | Short Description              |
|-----------------------|------------------------|-----------------------------|------------------|--------|--------------------------------|
| 1                     | 32                     | LV                          | MSY              | OUT    | Main Sync                      |
| 2                     | _                      | GNDD                        | NC               |        | Not connected                  |
| 3                     | 31                     | Х                           | FSY              | IN     | Front Sync                     |
| 4                     | 30                     | Х                           | CLK5             | IN     | 5 MHz Clock                    |
| 5                     | 29                     | Х                           | HOUT             | OUT    | Horizontal Drive Output        |
| 6                     | 28                     | Х                           | VSTBY            |        | Stand-By Supply Voltage        |
| 7                     | 27                     | H <sub>OUT</sub>            | HFLB             | IN     | Horizontal Flyback Input       |
| 8                     | 26                     | GNDO                        | VPROT            | IN     | Vertical Protection Input      |
| 9                     | 25                     | GNDO                        | SAFETY           | IN     | Safety Input                   |
| 10                    | 24                     | Х                           | SCL              | IN     | I <sup>2</sup> C-bus Clock     |
| 11                    | 23                     | Х                           | SDA              | IN/OUT | I <sup>2</sup> C-bus Data      |
| 12                    | 22                     | GNDD                        | TEST             | IN     | Test Pin                       |
| 13                    | 21                     | Х                           | RES              | IN     | Reset Input                    |
| 14                    | 20                     | GNDO                        | RSW2             | IN     | Range Switch2, Measurement ADC |
| 15                    | 19                     | GNDO                        | RSW1             | IN     | Range Switch1, Measurement ADC |
| 16                    | 18                     | GNDO                        | SENSE            | IN     | Sense ADC Input                |
| 17                    | 17                     | Х                           | GNDM             |        | Ground, MADC Input             |
| 18                    | 16                     | LV                          | VERT             | OUT    | Vertical Sawtooth Output       |
| 19                    | 15                     | LV                          | EW               | OUT    | Vertical Parabola Output       |
| 20                    | 14                     | GNDD                        | NC               |        | Not connected                  |
| 21                    | 13                     | Х                           | XREF             | IN     | Reference Input for RGB DACs   |
| 22                    | _                      | GNDD                        | NC               |        | Not connected                  |
| 23                    | 12                     | Х                           | SVMOUT           | OUT    | Scan Velocity Modulation       |
| 24                    | 11                     | VSUPO                       | ROUT             | OUT    | Analog Output Red              |
| 25                    | 10                     | VSUPO                       | GOUT             | OUT    | Analog Output Green            |
| 26                    | 9                      | VSUPO                       | BOUT             | OUT    | Analog Output Blue             |
| 27                    | 8                      | Х                           | GND <sub>O</sub> |        | Ground, Analog Backend         |
|                       |                        |                             | 1                |        |                                |

28

7

Χ

**VSUPO** 

Supply Voltage, Analog Backend

| Pin<br>PLCC<br>68-pin | No.<br>PSDIP<br>64-pin | Connection (if not used) | Pin Name | Туре   | Short Description                     |
|-----------------------|------------------------|--------------------------|----------|--------|---------------------------------------|
| 29                    | 6                      | Х                        | VRD/BCS  | IN     | DAC Reference,<br>Beam Current Safety |
| 30                    | 5                      | GNDO                     | RIN      | IN     | Analog Red Input                      |
| 31                    | 4                      | GNDO                     | GIN      | IN     | Analog Green Input                    |
| 32                    | 3                      | GNDO                     | BIN      | IN     | Analog Blue Input                     |
| 33                    | 2                      | GNDO                     | FBLIN    | IN     | Fast Blank Input                      |
| 34                    | _                      | GNDO                     | NC       |        | Not connected                         |
| 35                    | 1                      | GNDD                     | OSD0     | IN     | Picture Bus OSD (LSB)                 |
| 36                    | 64                     | GNDD                     | OSD1     | IN     | Picture Bus OSD                       |
| 37                    | 63                     | GNDD                     | OSD2     | IN     | Picture Bus OSD                       |
| 38                    | 62                     | GNDD                     | OSD3     | IN     | Picture Bus OSD                       |
| 39                    | 61                     | GNDD                     | OSD4     | IN     | Picture Bus OSD (MSB)                 |
| 40                    | 60                     | Х                        | FPDAT    | IN/OUT | Deflection Data Interface to VPC      |
| 41                    | 59                     | GNDD                     | PR2      | IN     | Picture Bus Priority (MSB)            |
| 42                    | 58                     | GNDD                     | PR1      | IN     | Picture Bus Priority                  |
| 43                    | 57                     | GNDD                     | PR0      | IN     | Picture Bus Priority (LSB)            |
| 44                    | 56                     | GNDD                     | C0       | IN     | Picture Bus Chroma (LSB)              |
| 45                    | 55                     | GNDD                     | C1       | IN     | Picture Bus Chroma                    |
| 46                    | 54                     | GNDD                     | C2       | IN     | Picture Bus Chroma                    |
| 47                    | 53                     | GNDD                     | C3       | IN     | Picture Bus Chroma                    |
| 48                    | 52                     | GNDD                     | C4       | IN     | Picture Bus Chroma                    |
| 49                    | 51                     | GNDD                     | C5       | IN     | Picture Bus Chroma                    |
| 50                    | 50                     | GNDD                     | C6       | IN     | Picture Bus Chroma                    |
| 51                    | 49                     | GNDD                     | C7       | IN     | Picture Bus Chroma (MSB)              |
| 52                    | 48                     | Х                        | VSUPD    |        | Supply Voltage, Digital Circuitry     |
| 53                    | 47                     | Х                        | GNDD     |        | Ground, Digital Circuitry             |
| 54                    | 46                     | Х                        | CLK20    | IN     | 20 MHz System Clock Input             |
| 55                    | 45                     | GNDD                     | Y0       | IN     | Picture Bus Luma (LSB)                |
| 56                    | 44                     | GNDD                     | Y1       | IN     | Picture Bus Luma                      |
| 57                    | 43                     | GNDD                     | Y2       | IN     | Picture Bus Luma                      |
| 58                    | 42                     | GNDD                     | Y3       | IN     | Picture Bus Luma                      |
| 59                    | 41                     | GNDD                     | Y4       | IN     | Picture Bus Luma                      |

| Pin<br>PLCC<br>68-pin | No.<br>PSDIP<br>64-pin | Connection<br>(if not used) | Pin Name | Туре | Short Description                 |
|-----------------------|------------------------|-----------------------------|----------|------|-----------------------------------|
| 60                    | 40                     | GNDD                        | Y5       | IN   | Picture Bus Luma                  |
| 61                    | 39                     | GNDD                        | NC       |      | Not connected                     |
| 62                    | 38                     | GNDD                        | Y6       | IN   | Picture Bus Luma                  |
| 63                    | 37                     | GNDD                        | Y7       | IN   | Picture Bus Luma (LSB)            |
| 64                    | 36                     | GNDD                        | NC       |      | Not connected                     |
| 65                    | _                      | Х                           | GNDD     |      | Ground, Digital Circuitry         |
| 66                    | 35                     | GNDD                        | NC       |      | Not connected                     |
| 67                    | 34                     | Х                           | VSUPP    |      | Supply Voltage, Output Pin Driver |
| 68                    | 33                     | LV                          | CSY      | OUT  | Composite Sync Output             |

### 4.3. Pin Descriptions (Pin Numbers for PLCC68)

NC = not connected

Pin 1 – Main Sync Signal Output **MSY** (Fig. 4–5) This pin supplies the front end ICs with the main horizontal sync information, locked to the horizontal flyback. Also line number, field even/odd and vertical blanking information is included.

Pin 3 – Front Sync Signal Input **FSY** (Fig. 4–11) This pin gets the front horizontal sync information from the video decoder VPC 32XX. Also skew, vertical sync, field even/odd and PAL-plus helper line indication is included.

Pin 4 – 5 MHz Clock Input **CLK5** (Fig. 4–7) 5 MHz clock required for HOUT and CSY generation during standby mode.

Pin 5 – Horizontal Drive **HOUT** (Fig. 4–13)

This open drain output supplies the drive pulse for the horizontal output stage. The gating with the flyback pulse is selectable by software.

Pin 6 – Standby Supply Voltage **VSTDBY** In standby mode this pin supplies the horizontal drive circuitry.

Pin 7 – Horizontal Flyback Input **HFLB** (Fig. 4–9) Via this pin the horizontal flyback pulse is supplied to the DDP.

Pin 8 – Vertical Protection Input **VPROT** (Fig. 4–9) The vertical protection circuitry prevents the picture tube from burn-in in the event of a malfunction of the vertical deflection stage. During vertical blanking, a signal level

of 2.5V is sensed. If a negative edge cannot be detected, the RGB output signals are blanked.

Pin 9 – Safety Input, **SAFETY** (Fig. 4–9)

This is a three-level input. Low level means normal function. At the medium level RGB signals are blanked and at high level RGB signals are blanked and horizontal drive is shut off.

Pin  $10 - I^2C$  Clock Input **SCL** (Fig. 4–10) Via this pin the clock signal for the  $I^2C$ -bus is supplied.

Pin 11 –  $I^2C$  Data Input/Output **SDA** (Fig. 4–10) Via this pin the  $I^2C$ -bus data are written to or read from the DDP.

Pin 12 – Test Input **TEST** (Fig. 4–7)
This pin analysis factory test modes. For par

This pin enables factory test modes. For normal operation it must be connected to ground.

Pin 13 – Reset Input **RES** (Fig. 4–7) A low level on this pin resets the DDP.

Pin 14,15 – Range Switch for Meas. ADC **RSW1 RSW2** (Fig. 4–14)

These pins are open drain pulldown outputs. During cutoff measurement both switches are off. During white drive measurement RSW1 is switched off and RSW2 is switched on. During the rest of time both switches are on.

Pin 16 – Measurement ADC Input **SENSE** (Fig. 4–9) This is the input of the analog to digital converter for the picture and tube measurement. Three ranges of measurement are selectable with RSW1 and RSW2.

Pin 17 – Measurement ADC Reference Input **MGND** This is the ground reference for the measurement A/D converter.

Pin 18 – Vertical Sawtooth Output **VERT** (Fig. 4–15) This pin supplies the drive signal for the vertical output stage. The drive signal is generated with 15-bit precision by the Fast Processor in the VPC. The analog voltage is generated by a 4 bit current-DAC with external resistor and uses digital noise shaping.

Pin 19 – East-West Parabola Output **EW** (Fig. 4–15) This pin supplies the parabola signal for the East-West correction. The drive signal is generated with 15 bit precision by the Fast Processor in the VPC. The analog voltage is generated by a 4 bit current-DAC with external resistor and uses digital noise shaping.

Pin 20 - NC

Pin 21 – DAC Current Reference **XREF** (Fig. 4–16) External reference resistor for DAC output currents, typical 10 k $\Omega$  to adjust the output current of the D/A converters. (see recommended operating conditions). This resistor has to be connected to analog ground as closely as possible to the pin.

Pin 23 – Scan Velocity Modulation Output **SVMOUT** (Fig. 4–12)

This output delivers the analog SVM signal. The D/A converter is a current sink like the RGB D/A converters. At zero signal the output current is 50% of the maximum output current.

Pin 26,25,24 – Analog RGB Output **ROUT,GOUT,BOUT** (Fig. 4–12)

This are the analog Red/Green/Blue outputs of the backend. The outputs are current sinks with a maximum current of 8 mA.

Pin 27 - Ground, Analog Backend GNDO

Pin 28 – Supply Voltage, Analog Backend **VSUPO** 

Pin 29 – DAC Reference Decoupling/Beam Current Safety **VRD/BCS** (Fig. 4–16)

Via this pin the DAC reference voltage is decoupled by an external capacitor. The DAC output currents depend on this voltage, therefore a pulldown transistor can be used to shut off all beam currents. A decoupling capacitor of 3.3  $\mu\text{F}||100~\text{nF}$  is required.

Pin 32,31,30 – Analog RGB Input **RIN,GIN,BIN** (Fig. 4–9)

These pins are used to insert an external analog RGB signal, e.g. from a SCART connector which can by switched to the analog RGB outputs with the fast blank signal. The analog backend provides separate bright-

ness and contrast settings for the external analog RGB signals.

Pin 33 – Fast Blank Input **FBLIN** (Fig. 4–9) This pin is used to switch the RGB outputs to the external analog RGB inputs.

Pin 34 - NC

Pin 35...39 – Picture Bus OSD **OSD0...OSD4** (Fig. 4–11) The Picture Bus OSD lines carry the digital OSD color data. They are used as address for the color lookup table.

Pin 40 – Deflection Data Interface **FPDAT** (Fig.4–6) This is the bidirectional interface to the fast processor in the VPC for deflection data calculation.

Pin 41,42,43 – Picture Bus Priority **PR2–PR0** (Fig. 4–6) The Picture Bus Priority lines carry the digital priority selection signals. The priority interface allows digital switching of up to 8 sources to the backend processor. Switching for different sources is prioritized and can be done from pixel to pixel.

Pin 44...51 Picture Bus Chroma **C0...C7** (Fig. 4–11) The Picture Bus Chroma lines carry the digital chrominance data. The data are sampled at 20.25 MHz and multiplexed  $C_B$   $C_R$ .

Pin 52 - Supply Voltage, Digital Circuitry VSUPD

Pin 53 - Ground, Digital Circuitry GNDD

Pin 54 – Main Clock Input **CLK20** (Fig. 4–8) This is the 20.25 MHz main system clock that is used by all circuits in a high-end VPC system.

Pin 55...60, 62, 63 – Picture Bus Luma **L0...L7** (Fig. 4–11)

The Picture Bus Luma lines carry the digital luminance data. The data are sampled at 20.25 MHz.

Pin 61 – NC

Pin 64 - NC

Pin 65 - Ground, Digital Circuitry Input Reference **GNDD** 

Pin 66 - NC

Pin 67 – Supply Voltage, Output Pin Driver **VSUPP** This pin is used as supply for the following digital output pins: CSY, MSY.

Pin 68 – Composite Sync Output **CSY** (Fig. 4–5) This output supplies a standard composite sync signal that is compatible to the analog RGB output signals.

## 4.4. Pin Configuration

The pin drawings show all signals for the 68-pin PLCC package (Fig. 4–3) and for the 64-pin Shrink DIP package (Fig. 4–4)



Fig. 4-3: Pinning of the DDP 3300 A in PLCC68 Package



Fig. 4-4: Pinning of the DDP 3300 A in PSDIP64 Package

### 4.5. Pin Circuits



Fig. 4-5: Output pins MSY, CSY



Fig. 4-6: I/O pins PR0, PR1, PR2, FPDAT



Fig. 4-7: Input pins TEST, RES, CLK5



Fig. 4-8: Input pins CLK20



**Fig. 4–9:** Input pins SAFETY, VPROT, HFLB, FBLIN, RIN, BIN, GIN, SENSE



Fig. 4-10: I/O pins SCL, SDA



VSUPO

**Fig. 4–11:** Input pins C[7:0], L[7:0], OSD[4:0], FSY



**Fig. 4–12:** Analog output pins ROUT, GOUT, BOUT, SVMOUT

**VSTDBY** 



Fig. 4–13: Output pin HOUT



Fig. 4–14: Output pins RSW1, RSW2

PRELIMINARY DATA SHEET DDP 3300 A



Fig. 4–15: Output pins for Vert and E/W



Fig. 4–16: Input pins XREF and VRD/BCS

#### 4.6. Electrical Characteristics

#### 4.6.1. Absolute Maximum Ratings

| Symbol           | Parameter                         | Pin Name | Min. | Max.                   | Unit |
|------------------|-----------------------------------|----------|------|------------------------|------|
| T <sub>A</sub>   | Ambient Operating Temperature     | _        | 0    | 65                     | °C   |
| T <sub>S</sub>   | Storage Temperature               | _        | -40  | 125                    | °C   |
| V <sub>SUP</sub> | Supply Voltage, all Supply Inputs |          | -0.3 | 6                      | V    |
| VI               | Input Voltage, all Inputs         |          | -0.3 | V <sub>SUP</sub> + 0.3 | V    |
| Vo               | Output Voltage, all Outputs       |          | -0.3 | V <sub>SUP</sub> + 0.3 | V    |

Stresses beyond those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions/Characteristics" of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

#### 4.6.2. Recommended Operating Conditions

| Symbol            | Parameter                                                       | Pin Name | Min. | Тур.  | Max. | Unit |
|-------------------|-----------------------------------------------------------------|----------|------|-------|------|------|
| V <sub>SUP</sub>  | Supply Voltages, all Supply Pins (but output pin driver supply) |          | 4.75 | 5.0   | 5.25 | V    |
| V <sub>SUPP</sub> | Output Pin Driver Supply Voltage                                | VSUPP    | 3.0  | 5.0   | 5.25 | V    |
| f <sub>sys</sub>  | Clock Frequency                                                 | CLK20    |      | 20.25 |      | MHz  |
| R <sub>xref</sub> | RGB – DAC Current defining Resistor                             | XREF     | 9.5  | 10    | 10.5 | kΩ   |
| NS <sub>VDD</sub> | Negative Slope of VDD (power down)                              | VSUPD    |      |       | 0.2  | V/μs |

#### 4.6.3. Characteristics

#### 4.6.4. General Characteristics

| Symbol              | Parameter                                                     | Pin<br>Name | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------------------------|-------------|------|------|------|------|
| I <sub>VSUPO</sub>  | Current Consumption Analog Backend                            | VSUPO       | 58   | 70   | 85   | mA   |
| I <sub>VSUPD</sub>  | Current Consumption Digital Processing                        | VSUPD       |      | 70   |      | mA   |
| I <sub>VSUPP</sub>  | Current Consumption Output Pin Driver                         | VSUPP       |      | TBD  |      | mA   |
| I <sub>VSTDBY</sub> | Current Consumption<br>Standby Circuit                        | VSTDBY      |      | 3    |      | mA   |
| P <sub>TOT</sub>    | Total Power Dissipation                                       |             |      | 0.74 |      | W    |
| IL                  | Input and Output Leakage Current (if not otherwise specified) |             | _    | _    | 1.0  | μΑ   |

# 4.6.5. Bus Inputs: Luma, Chroma, OSD, Front Sync (see Fig. 4–17)

| Symbol          | Parameter          | Pin Name          | Min. | Тур. | Max. | Unit | Test Conditions |
|-----------------|--------------------|-------------------|------|------|------|------|-----------------|
| V <sub>IL</sub> | Input Low Voltage  | Y[07]             | _    | _    | 0.8  | ٧    |                 |
| V <sub>IH</sub> | Input High Voltage | C[07]<br>OSD[0:4] | 1.5  | _    | _    | V    |                 |
| t <sub>IS</sub> | Input Setup Time   | FSY               | 7    | _    | -    | ns   |                 |
| t <sub>IH</sub> | Input Hold Time    |                   | _    | _    | 6    | ns   |                 |



# 4.6.6. 20.25 MHz Main Clock Input, internally AC coupled (see Fig. 4–18)

| Symbol                                 | Parameter                                        | Pin Name | Min. | Тур.  | Max.                    | Unit | Test Conditions |
|----------------------------------------|--------------------------------------------------|----------|------|-------|-------------------------|------|-----------------|
| V <sub>IT</sub>                        | Input Trigger Level                              | CLK20    | 2.1  | 2.5   | 2.9                     | ٧    |                 |
| $f_\Phi$                               | Φ Main Clock Frequency                           |          | 10   | 20.25 | 24                      | MHz  |                 |
| $V_{\Phi 	ext{MIDC}}$                  | $\Phi$ Main Clock Input DC Voltage               |          | 1.0  | -     | 3.5                     | V    |                 |
| V <sub>ΦMIAC</sub>                     | Φ M Clock Input AC Voltage (p-p)                 |          | 0.8  | -     | 2.5                     | V    |                 |
| t <sub>ΦΜΙΗ</sub><br>t <sub>ΦΜΙL</sub> | Φ M Clock Input High/Low<br>Ratio                |          | 0.9  | 1.0   | 1.1                     |      |                 |
| t <sub>ФМІНL</sub>                     | $\Phi$ M Clock Input High to Low Transition Time |          | _    | -     | 0.15<br>f <sub>ΦM</sub> |      |                 |
| t <sub>ΦMILH</sub>                     | Φ M Clock Input Low to High<br>Transition Time   |          | _    | -     | 0.15<br>f <sub>ΦM</sub> |      |                 |



# 4.6.7. 5 MHz Clock Input (see Fig. 4-19)

| Symbol           | Parameter          | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|------------------|--------------------|----------|------|------|------|------|-----------------|
| V <sub>IL</sub>  | Input Low Voltage  | CLK5     | _    | _    | 2.0  | ٧    |                 |
| V <sub>IH</sub>  | Input High Voltage |          | 3.1  | -    | -    | V    |                 |
| t <sub>F</sub>   | Signal Fall Time   |          | _    | _    | 60   | ns   |                 |
| t <sub>R</sub>   | Signal Rise Time   |          | _    | -    | 60   | ns   |                 |
| f <sub>CK5</sub> | Clock Frequency    |          | 4    | -    | 6    | MHz  |                 |



### 4.6.8. I<sup>2</sup>C-Bus Interface

| Symbol               | Parameter                    | Pin Name | Min. | Тур. | Max.       | Unit   | Test Conditions                              |
|----------------------|------------------------------|----------|------|------|------------|--------|----------------------------------------------|
| V <sub>IL</sub>      | Input Low Voltage            | SDA      | _    | -    | 1.5        | V      |                                              |
| V <sub>IH</sub>      | Input High Voltage           | SCL      | 3.0  | -    | _          | V      |                                              |
| V <sub>OL</sub>      | Output Low Voltage           |          | _    | _    | 0.4<br>0.6 | V<br>V | I <sub>I</sub> = 3mA<br>I <sub>I</sub> = 6mA |
| I <sub>OL</sub>      | Output Low Current           |          | _    | -    | 10         | mA     |                                              |
| V <sub>IH</sub>      | Input Capacitance            |          | _    | -    | TBD        | pF     |                                              |
| t <sub>F</sub>       | Signal Fall Time             |          | _    | -    | 300        | ns     | C <sub>L</sub> = 400 pF                      |
| t <sub>R</sub>       | Signal Rise Time             |          | _    | -    | 300        | ns     | C <sub>L</sub> = 400 pF                      |
| f <sub>SCL</sub>     | Clock Frequency              | SCL      | 0    | -    | 400        | kHz    |                                              |
| t <sub>LOW</sub>     | Low Period of SCL            |          | 1.3  | -    | _          | μs     |                                              |
| t <sub>HIGH</sub>    | High Period of SCL           |          | 0.6  | -    | -          | μs     |                                              |
| t <sub>SU Data</sub> | Data Set Up Time to SCL high | SDA      | 100  | _    | _          | ns     |                                              |
| t <sub>HD Data</sub> | DATA Hold Time to SCL low    |          | 0    | _    | 0.9        | μs     |                                              |

# 4.6.9. Reset Input, Test Input

| Symbol          | Parameter          | Pin Name    | Min. | Тур. | Max. | Unit        | Test Conditions |
|-----------------|--------------------|-------------|------|------|------|-------------|-----------------|
| V <sub>IL</sub> | Input Low Voltage  | RES<br>TEST | ı    | ı    | 2.0  | <b>&gt;</b> |                 |
| V <sub>IH</sub> | Input High Voltage | ILGI        | 3.1  | 1    | ı    | V           | _               |

### 4.6.10. Serial Deflection Interface

| Symbol           | Parameter              | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions                                                                                                          |
|------------------|------------------------|----------|------|------|------|------|--------------------------------------------------------------------------------------------------------------------------|
| V <sub>OL</sub>  | Output<br>Low Voltage  | FPDAT    | ı    | _    | 0.5  | V    | $I_{OL}$ = 8 mA, strength 3<br>$I_{OL}$ = 6 mA, strength 2<br>$I_{OL}$ = 4 mA, strength 1<br>$I_{OL}$ = 2 mA, strength 0 |
| V <sub>OH</sub>  | Output<br>High Voltage |          | 1.8  | 2.0  | 2.5  | V    | -I <sub>OL</sub> < 10 μA<br>C <sub>LOAD</sub> = 71pF                                                                     |
| t <sub>OH</sub>  | Output Hold Time       |          | 6    | _    | TBD  | ns   | C <sub>LOAD</sub> = 71pF<br>I <sub>PL</sub> = 8.4 mA                                                                     |
| t <sub>ODL</sub> | Output Delay Time      |          | _    | _    | 35   | ns   | C <sub>LOAD</sub> = 71pF<br>I <sub>PL</sub> = 8.4 mA                                                                     |
| I <sub>PL</sub>  | Output Pull-up Current |          | 1.2  | 1.5  | 1.8  | mA   | V <sub>OL</sub> = 0V                                                                                                     |
| V <sub>IL</sub>  | Input<br>Low Voltage   |          | _    | _    | 0.8  | V    |                                                                                                                          |
| V <sub>IH</sub>  | Input<br>High Voltage  |          | 1.5  | _    | -    | V    |                                                                                                                          |
| t <sub>IS</sub>  | Input Setup Time       |          | 7    | _    | _    | ns   |                                                                                                                          |
| t <sub>IH</sub>  | Input Hold Time        |          | 5    | -    | -    | ns   |                                                                                                                          |



# 4.6.11. Priority Bus Input

| Symbol          | Parameter             | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|-----------------|-----------------------|----------|------|------|------|------|-----------------|
| V <sub>IL</sub> | Input<br>Low Voltage  | PR[2:0]  | _    | _    | 0.8  | V    |                 |
| V <sub>IH</sub> | Input<br>High Voltage |          | 1.5  | -    | -    | V    |                 |
| t <sub>IS</sub> | Input Setup Time      |          | 7    | -    | -    | ns   |                 |
| t <sub>IH</sub> | Input Hold Time       |          | 5    | _    | _    | ns   |                 |

# 4.6.12. Horizontal Flyback Input

| Symbol             | Parameter                                     | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions                                |
|--------------------|-----------------------------------------------|----------|------|------|------|------|------------------------------------------------|
| V <sub>IL</sub>    | Input Low Voltage                             | HFLB     | _    | _    | 1.8  | V    |                                                |
| V <sub>IH</sub>    | Input High Voltage                            |          | 2.6  | -    | -    | V    |                                                |
| V <sub>IHST</sub>  | Input Hysteresis                              |          | 0.1  | -    | -    | V    |                                                |
| PSRR <sub>HF</sub> | Power Supply Rejection Ratio of Trigger Level |          | 0    |      |      | dB   | f = 20 MHz                                     |
| PSRR <sub>MF</sub> | Power Supply Rejection Ratio of Trigger Level |          | -20  |      |      | dB   | f < 15 kHz                                     |
| PSRR <sub>LF</sub> | Power Supply Rejection Ratio of Trigger Level |          | -40  |      |      | dB   | f < 100 Hz                                     |
| t <sub>PID</sub>   | Internal Delay                                |          |      |      | 12   | ns   | slew rate 500 mV/ns<br>swing 1 V <sub>PP</sub> |

# 4.6.13. Main Sync Output

| Symbol          | Parameter           | Pin Name | Min.                       | Тур. | Max.              | Unit | Test Conditions                         |
|-----------------|---------------------|----------|----------------------------|------|-------------------|------|-----------------------------------------|
| V <sub>OL</sub> | Output Low Voltage  | MSY      | -                          | 0.2  | 0.4               | V    | I <sub>OL</sub> = 1.6 mA,<br>strength 7 |
| V <sub>OH</sub> | Output High Voltage |          | V <sub>SUPP</sub><br>– 0.4 | -    | V <sub>SUPP</sub> | V    | -I <sub>OL</sub> = 1.6mA,<br>strength 7 |
| t <sub>OH</sub> | Output Hold Time    |          | 6                          | 14   | TBD               | ns   | C <sub>LOAD</sub> = 70pF                |
| t <sub>OD</sub> | Output Delay Time   |          | -                          | ı    | 35                | ns   | C <sub>LOAD</sub> = 70pF                |
| I <sub>OL</sub> | Output Current      |          | -10                        | -    | 10                | mA   | driver imp. = 0                         |

# 4.6.14. Combined Sync Output

| Symbol          | Parameter              | Pin Name | Min.                       | Тур. | Max.              | Unit | Test Conditions                         |
|-----------------|------------------------|----------|----------------------------|------|-------------------|------|-----------------------------------------|
| V <sub>OL</sub> | Output Low Voltage     | CSY      | -                          | _    | 0.4               | V    | I <sub>OL</sub> = 1.6 mA<br>strength 7  |
| V <sub>OH</sub> | Output High Voltage    |          | V <sub>SUPP</sub><br>– 0.4 | _    | V <sub>SUPP</sub> | V    | -I <sub>OL</sub> = 1.6 mA<br>strength 7 |
| t <sub>OT</sub> | Output Transition Time |          | _                          | 10   | 20                | ns   | C <sub>LOAD</sub> = 30 pF               |
| I <sub>OL</sub> | Output Current         |          | -10                        | _    | 10                | mA   | driver imp . = 0                        |

### 4.6.15. Horizontal Drive Output

| Symbol          | Parameter                                 | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions           |
|-----------------|-------------------------------------------|----------|------|------|------|------|---------------------------|
| V <sub>OL</sub> | Output Low Voltage                        | HOUT     | _    | _    | 0.4  | >    | I <sub>OL</sub> = 10 mA   |
| V <sub>OH</sub> | Output High Voltage<br>(Open Drain Stage) |          | _    | _    | 8    | V    | external pull-up resistor |
| t <sub>OF</sub> | Output Fall Time                          |          | _    | 8    | 20   | ns   | C <sub>LOAD</sub> = 30pF  |
| I <sub>OL</sub> | Output Low Current                        |          | _    | _    | 10   | mA   |                           |

# 4.6.16. Vertical Protection Input

| Symbol            | Parameter          | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------|--------------------|----------|------|------|------|------|-----------------|
| V <sub>IL</sub>   | Input Low Voltage  | VPROT    | -    | _    | 1.8  | V    |                 |
| V <sub>IH</sub>   | Input High Voltage |          | 2.6  | _    | -    | ٧    |                 |
| V <sub>IHST</sub> | Input Hysteresis   |          | 0.1  | _    | _    | V    |                 |

# 4.6.17. Vertical Safety Input

| Symbol            | Parameter                | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------|--------------------------|----------|------|------|------|------|-----------------|
| V <sub>ILA</sub>  | Input Low Voltage A      | SAFETY   | -    | -    | 1.8  | V    |                 |
| V <sub>IHA</sub>  | Input High Voltage A     |          | 2.6  | -    | -    | V    |                 |
| V <sub>ILB</sub>  | Input Low Voltage B      |          | _    | -    | 3.1  | V    |                 |
| V <sub>IHB</sub>  | Input High Voltage B     |          | 3.9  | _    | _    | V    |                 |
| V <sub>IHST</sub> | Input Hysteresis A and B |          | 0.1  | -    | -    | V    |                 |
| t <sub>PID</sub>  | Internal Delay           |          |      |      | 100  | ns   |                 |

# 4.6.18. Vertical and East/West Drive Output

| Symbol            | Parameter                        | Pin Name   | Min. | Тур. | Max. | Unit | Test Conditions                                      |
|-------------------|----------------------------------|------------|------|------|------|------|------------------------------------------------------|
| V <sub>OL</sub>   | Output Voltage LOW               | EW<br>VERT |      | 0    |      | V    | $R_{load} = 6800$<br>$R_{xref} = 10 \text{ k}\Omega$ |
| V <sub>OH</sub>   | Output Voltage HIGH              |            | 2.82 | 3    | 3.2  | V    | $R_{load} = 6800$<br>$R_{xref} = 10 \text{ k}\Omega$ |
| I <sub>dacn</sub> | Full scale DAC Output<br>Current |            | 415  | 440  | 465  | μΑ   | $Vo = 0V$ $R_{xref} = 10 \text{ k}\Omega$            |
| PSRR              | Power Supply Rejection<br>Ratio  |            | 20   | _    | _    | dB   |                                                      |

### 4.6.19. Sense A/D Converter Input

| Symbol            | Parameter                     | Pin Name | Min. | Тур. | Max.             | Unit | Test Conditions                               |
|-------------------|-------------------------------|----------|------|------|------------------|------|-----------------------------------------------|
| VI                | Input Voltage Range           | SENSE    | 0    | -    | V <sub>sup</sub> | V    |                                               |
| V <sub>I255</sub> | Input Voltage for code 255    |          | 1.4  | 1.54 | 1.7              | V    | Read cutoff blue register                     |
| Co                | Digital Output for zero Input |          |      |      | 16               | LSB  | Offset check,<br>read cutoff blue<br>register |
| R <sub>I</sub>    | Input Impedance               |          | 1    | -    | -                | ΜΩ   |                                               |
| Range S           | Switch Outputs                |          |      |      |                  |      |                                               |
| R <sub>ON</sub>   | Output On Resistance          | RSW1     | _    | _    | 50               | Ω    | I <sub>OL</sub> = 10 mA                       |
| I <sub>Max</sub>  | Maximum Current               | RSW2     | -    | -    | 15               | mA   |                                               |
| I <sub>LEAK</sub> | Leakage Current               |          | -    | -    | 600              | nA   | RSW High Impedance                            |
| C <sub>IN</sub>   | Input Capacitance             |          | -    | -    | TBD              | pF   |                                               |

44

# 4.6.20. Analog RGB and FB Inputs

| Symbol               | Parameter                                                                                                          | Pin Name   | Min. | Тур.     | Max.     | Unit            | Test Conditions                                                                                                                                                                            |
|----------------------|--------------------------------------------------------------------------------------------------------------------|------------|------|----------|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>RGBIN</sub>   | External RGB Inputs Voltage<br>Range                                                                               | RIN<br>GIN | -0.3 | -        | 1.1      | V               |                                                                                                                                                                                            |
| V <sub>RGBIN</sub>   | nominal RGB Input Voltage peak-to-peak                                                                             | BIN        | 0.5  | 0.7      | 1.0      | V <sub>PP</sub> | SCART Spec:<br>0.7 V ±3 dB                                                                                                                                                                 |
| V <sub>RGBIN</sub>   | RGB Inputs Voltage for Maximum Output Current                                                                      |            |      | 0.44     |          |                 | Contrast setting: 511                                                                                                                                                                      |
|                      | RGB Inputs Voltage for Maximum Output Current                                                                      |            |      | 0.7      |          |                 | Contrast setting: 323                                                                                                                                                                      |
|                      | RGB Inputs Voltage for Maximum Output Current                                                                      |            |      | 1.1      |          |                 | Contrast setting: 204                                                                                                                                                                      |
| C <sub>RGBIN</sub>   | External RGB Input Coupling Capacitor                                                                              |            |      | 15       |          | nF              |                                                                                                                                                                                            |
|                      | Clamp Pulse Width                                                                                                  |            | 3.1  |          |          | μs              |                                                                                                                                                                                            |
| C <sub>IN</sub>      | Input Capacitance                                                                                                  |            | _    | -        | 13       | pF              |                                                                                                                                                                                            |
| I <sub>IL</sub>      | Input Leakage Current                                                                                              |            | -0.5 | _        | 0.5      | μА              | Clamping OFF,<br>V <sub>IN</sub> –0.33 V                                                                                                                                                   |
| V <sub>CLIP</sub>    | RGB Input Voltage for<br>Clipping Current                                                                          |            |      | 2        |          | V               |                                                                                                                                                                                            |
| V <sub>CLAMP</sub>   | Clamp Level at Input                                                                                               |            | 40   | 60       | 80       | mV              | Clamping ON                                                                                                                                                                                |
| V <sub>INOFF</sub>   | Offset Level at Input                                                                                              |            | -10  |          | 10       | mV              | Extrapolated from V <sub>IN</sub> = 100 mV and 200 mV                                                                                                                                      |
| V <sub>INOFF</sub>   | Offset Level Match at Input                                                                                        |            | -10  |          | 10       | mV              | Extrapolated from V <sub>IN</sub> = 100 mV and 200 mV                                                                                                                                      |
| R <sub>CLAMP</sub>   | Clamping-ON-Resistance                                                                                             |            |      | 140      | <u> </u> | Ω               |                                                                                                                                                                                            |
| V <sub>FBLOFF</sub>  | FBLIN Low Level                                                                                                    | FBLIN      | _    | <b> </b> | 0.5      | V               |                                                                                                                                                                                            |
| V <sub>FBLON</sub>   | FBLIN High Level                                                                                                   |            | 0.9  | -        | _        | V               |                                                                                                                                                                                            |
| V <sub>FBLTRIG</sub> | Fast Blanking Trigger<br>Level typical                                                                             |            |      | 0.7      |          |                 |                                                                                                                                                                                            |
| t <sub>PID</sub>     | Delay Fast Blanking to RGB <sub>OUT</sub> from midst of FBLIN-transition to 90% of RGB <sub>OUT</sub> — transition |            |      | 8        | 15       | ns              | Internal RGB = 3.75 mA Full Scale Int. Brightness = 0 External Brightness = 1.5 mA (Full Scale) RGBin = 0 V <sub>FBLOFF</sub> = 0.4 V V <sub>FBLON</sub> = 1.0 V Rise and fall time = 2 ns |
|                      | Difference of Internal Delay to External RGBin Delay                                                               |            | -5   |          | +5       | ns              |                                                                                                                                                                                            |
|                      | Switch-Over-Glitch                                                                                                 |            |      | 0.5      |          | pAs             | Switch from 3.75 mA (int) to 1.5 mA (ext)                                                                                                                                                  |

# 4.6.21. Analog RGB Outputs, D/A Converters

| Symbol             | Parameter                                                                                                   | Pin Name       | Min.   | Тур.   | Max.              | Unit           | Test Conditions                                                    |
|--------------------|-------------------------------------------------------------------------------------------------------------|----------------|--------|--------|-------------------|----------------|--------------------------------------------------------------------|
| Internal           | RGB Signal D/A Converter Ch                                                                                 | aracteristics  |        |        |                   |                |                                                                    |
|                    | Resolution                                                                                                  | ROUT           | _      | 10     | _                 | bit            |                                                                    |
| l <sub>OUT</sub>   | Full Scale Output Current                                                                                   | GOUT<br>BOUT   | 3.6    | 3.75   | 3.9               | mA             | $R_{ref} = 10 \text{ k}\Omega$                                     |
| l <sub>OUT</sub>   | Differential Nonlinearity                                                                                   |                |        |        | 0.5               | LSB            |                                                                    |
| l <sub>OUT</sub>   | Integral Nonlinearity                                                                                       |                |        |        | 1                 | LSB            |                                                                    |
| l <sub>OUT</sub>   | Glitch Pulse Charge                                                                                         |                |        | 0.5    |                   | pAs            | Ramp signal, $25\Omega$ output termination                         |
| l <sub>OUT</sub>   | Rise and Fall Time                                                                                          |                |        | 3      |                   | ns             | 10% to 90%, 90% to 10%                                             |
| l <sub>OUT</sub>   | Intermodulation                                                                                             |                |        |        | -50               | dB             | 2/2.5MHz full scale                                                |
| I <sub>OUT</sub>   | Signal to Noise                                                                                             |                | +50    |        |                   | dB             | Signal: 1MHz full scale<br>Bandwidth: 10MHz                        |
| l <sub>OUT</sub>   | Matching R-G, R-B, G-B                                                                                      |                | -2     |        | 2                 | %              |                                                                    |
|                    | R/B/G Crosstalk<br>one channel talks<br>two channels talk                                                   |                |        |        | -46               | dB             | Passive channel:<br>I <sub>OUT</sub> =1.88 mA<br>Crosstalk–Signal: |
|                    | RGB Input Crosstalk from ex-<br>ternal RGB<br>one channel talks<br>two channels talk<br>three channels talk |                |        |        | -50<br>-50<br>-50 | dB<br>dB<br>dB | - 1.25 MHz, 3.75 mA <sub>PP</sub>                                  |
| Internal           | RGB Brightness D/A Converte                                                                                 | er Characteris | stics  |        |                   |                |                                                                    |
|                    | Resolution                                                                                                  | ROUT           |        | 9      |                   | bits           |                                                                    |
| I <sub>BR</sub>    | Full Scale Output Current relative                                                                          | GOUT<br>BOUT   | 39.2   | 40     | 40.8              | %              | Ref to max. digital RGB                                            |
| I <sub>BR</sub>    | Full Scale Output Current absolute                                                                          |                |        | 1.5    |                   | mA             |                                                                    |
| I <sub>BR</sub>    | differential nonlinearity                                                                                   |                |        |        | 0.5               | LSB            |                                                                    |
| I <sub>BR</sub>    | integral nonlinearity                                                                                       |                |        |        | 1                 | LSB            |                                                                    |
| I <sub>BR</sub>    | Match R-G, R-B, G-B                                                                                         |                | -2     |        | 2                 | %              |                                                                    |
| I <sub>BR</sub>    | Match to digital RGB<br>R–R, G–G, B–B                                                                       |                | -2     |        | 2                 | %              |                                                                    |
| Externa            | RGB Voltage/Current Conver                                                                                  | ter Character  | istics |        |                   |                |                                                                    |
|                    | Resolution                                                                                                  | ROUT           |        | 9      |                   | bits           |                                                                    |
| I <sub>EXOUT</sub> | Full Scale Output Current relative                                                                          | GOUT<br>BOUT   | 96     | 100    | 104               | %              | Ref. to max. Digital RGB $V_{IN} = 0.7 V_{PP}$ , contrast = 323    |
|                    | Full Scale Output Current absolute                                                                          |                |        | 3.75   |                   | mA             | Same as Digital RGB                                                |
| CR                 | Contrast Adjust Range                                                                                       |                |        | 16:511 |                   |                |                                                                    |

| Symbol            | Parameter                                                                                                | Pin Name             | Min.       | Тур. | Max. | Unit     | Test Conditions                                                                                                   |
|-------------------|----------------------------------------------------------------------------------------------------------|----------------------|------------|------|------|----------|-------------------------------------------------------------------------------------------------------------------|
|                   | Gain Match R-G, R-B, G-B                                                                                 | ROUT<br>GOUT<br>BOUT | -2         |      | 2    | %        | Measured at RGB Outputs<br>V <sub>IN</sub> = 0.7 V, contrast = 323                                                |
|                   | Gain Match to RGB–DACs<br>R–R, G–G, B–B                                                                  |                      | -3         |      | 3    | %        | Measured at RGB Outputs<br>V <sub>IN</sub> = 0.7 V, contrast = 323                                                |
|                   | R/B/G Input Crosstalk<br>one channel talks<br>two channels talk                                          |                      |            |      | -46  | dB       | Passive channel:<br>$V_{IN} = 0.7V$ ,<br>contrast = 323                                                           |
|                   | RGB Input Crosstalk from<br>Internal RGB<br>one channel talks<br>two channels talk<br>tree channels talk |                      |            |      | -50  | dB       | Crosstalk signal:<br>1.25 MHz, 3.75 mA <sub>PP</sub>                                                              |
|                   | RGB Input Noise and Distortion                                                                           |                      |            |      | -50  | dB       | V <sub>IN</sub> =0.7 V <sub>PP</sub> at 1 MHz<br>contrast = 323<br>Bandwidth: 10 MHz                              |
|                   | RGB Input Bandwidth -3dB                                                                                 |                      | 10         | 15   | _    | MHz      | $V_{IN} = 0.7 V_{PP}$ , contrast =323                                                                             |
|                   | RGB Input THD                                                                                            |                      | -50<br>-40 |      |      | dB<br>dB | Input signal 1 MHz<br>Input signal 6 MHz<br>V <sub>IN</sub> = 0.7 V <sub>PP</sub><br>contrast =323                |
|                   | Differential Nonlinearity of<br>Contrast Adjust                                                          |                      |            |      | 1.0  | LSB      | V <sub>IN</sub> = 0.44V                                                                                           |
|                   | integral nonlinearity of<br>Contrast Adjust                                                              |                      |            |      | 7    | LSB      |                                                                                                                   |
| $V_{RGBO}$        | R,G,B Output Voltage                                                                                     |                      | -1.0       |      | 0.3  | V        | Referred to V <sub>SUPO</sub>                                                                                     |
|                   | R,G,B Output Load Resistance                                                                             |                      |            |      | 100  | Ω        | Ref. to V <sub>SUPO</sub>                                                                                         |
| V <sub>OUTC</sub> | RGB Output Compliance                                                                                    |                      | -1.5       | -1.3 | -1.2 | V        | Ref. to V <sub>SUPO</sub> Sum of max. Current of RGB–DACs and max. Current of Int. Brightness DACs is 2% degraded |
| External          | RGB Brightness D/A Convert                                                                               | er Characteri        | stics      |      |      | •        |                                                                                                                   |
|                   | Resolution                                                                                               | ROUT                 |            | 9    |      | bits     |                                                                                                                   |
| I <sub>EXBR</sub> | Full Scale Output Current relative                                                                       | GOUT<br>BOUT         | 39.2       | 40   | 40.8 | %        | Ref to max. digital RGB                                                                                           |
|                   | Full Scale Output Current absolute                                                                       |                      |            | 1.5  |      | mA       |                                                                                                                   |
|                   | Differential Nonlinearity                                                                                |                      |            |      | 0.5  | LSB      |                                                                                                                   |
|                   | Integral Nonlinearity                                                                                    |                      |            |      | 1    | LSB      |                                                                                                                   |
|                   | Matching R-G, R-B, G-B                                                                                   |                      | -2         |      | 2    | %        |                                                                                                                   |
|                   | Matching to digital RGB<br>R-R, G-G, B-B                                                                 |                      | -2         |      | 2    | %        |                                                                                                                   |

| Symbol           | Parameter                                       | Pin Name     | Min. | Тур. | Max. | Unit | Test Conditions         |  |  |  |  |  |
|------------------|-------------------------------------------------|--------------|------|------|------|------|-------------------------|--|--|--|--|--|
| RGB Ou           | RGB Output Cutoff D/A Converter Characteristics |              |      |      |      |      |                         |  |  |  |  |  |
|                  | Resolution                                      | ROUT         |      | 9    |      | bits |                         |  |  |  |  |  |
| I <sub>CUT</sub> | Full Scale Output Current relative              | GOUT<br>BOUT | 58.8 | 60   | 61.2 | %    | Ref to max. digital RGB |  |  |  |  |  |
| I <sub>CUT</sub> | Full Scale Output Current absolute              |              |      | 2.25 |      | mA   |                         |  |  |  |  |  |
| Ісит             | Differential nonlinearity                       |              |      |      | 0.5  | LSB  |                         |  |  |  |  |  |
| Ісит             | Integral nonlinearity                           |              |      |      | 1    | LSB  |                         |  |  |  |  |  |
| I <sub>CUT</sub> | Match to digital RGB<br>R–R, G–G, B–B           |              | -2   |      | 2    | %    |                         |  |  |  |  |  |
| RGB Ou           | tput Ultrablack D/A Converter                   | Characterist | ics  |      | •    |      |                         |  |  |  |  |  |
|                  | Resolution                                      | ROUT         |      | 1    |      | bits |                         |  |  |  |  |  |
| I <sub>UB</sub>  | Full Scale Output Current relative              | GOUT<br>BOUT | 19.6 | 20   | 20.4 | %    | Ref to max. digital RGB |  |  |  |  |  |
|                  | Full Scale Output Current absolute              |              |      | 0.75 |      | mA   |                         |  |  |  |  |  |
|                  | Match to digital RGB<br>R–R, G–G, B–B           |              | -2   |      | 2    | %    |                         |  |  |  |  |  |

# 4.6.22. DAC Reference, Beam Current Safety

| Symbol                  | Parameter                                   | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------------|---------------------------------------------|----------|------|------|------|------|-----------------|
| V <sub>DACR</sub><br>EF | DAC-Ref. Voltage                            | VRD/BCS  | 2.38 | 2.50 | 2.67 | V    |                 |
|                         | DAC-Ref. Output resistance                  | VRD/BCS  | 18   | 25   | 32   | kΩ   |                 |
| V <sub>XREF</sub>       | DAC-Ref. Voltage<br>Bias Current Generation | XREF     | 2.25 | 2.34 | 2.43 | V    |                 |

# 4.6.23. Scan Velocity Modulation Output

| Symbol           | Parameter                         | Pin Name | Min. | Тур.  | Max. | Unit | Test Conditions                                                   |  |  |  |  |
|------------------|-----------------------------------|----------|------|-------|------|------|-------------------------------------------------------------------|--|--|--|--|
| SVM D/           | SVM D/A Converter Characteristics |          |      |       |      |      |                                                                   |  |  |  |  |
|                  | Resolution                        | SVMOUT   |      | 8     |      | bit  |                                                                   |  |  |  |  |
| I <sub>OUT</sub> | Full Scale Output Current         |          | 1.55 | 1.875 | 2.25 | mA   |                                                                   |  |  |  |  |
| I <sub>OUT</sub> | Differential Nonlinearity         |          |      |       | 0.5  | LSB  |                                                                   |  |  |  |  |
| I <sub>OUT</sub> | Integral Nonlinearity             |          |      |       | 1    | LSB  |                                                                   |  |  |  |  |
| I <sub>OUT</sub> | Glitch Pulse Charge               |          |      | 0.5   |      | pAs  | Ramp, output line is ter-<br>minated on both ends<br>with 50 Ohms |  |  |  |  |
| I <sub>OUT</sub> | Rise and Fall Time                |          |      | 3     |      | nsec | 10% to 90%, 90% to 10%                                            |  |  |  |  |



Fig. 5–1: Application diagram

#### 5. Data Sheet History

- 1. Advance information: "DDP 3300 A", Feb. 9, 1996, 6251-421-1AI. First release of the advance information.
- 2. Preliminary data sheet: "DDP 3300 A", June 19,

1996, 6251-421-1PD. First release of the preliminary data sheet.

MICRONAS INTERMETALL GmbH Hans-Bunte-Strasse 19 D-79108 Freiburg (Germany) P.O. Box 840 D-79008 Freiburg (Germany) Tel. +49-761-517-0 Fax +49-761-517-2174 E-mail: docservice@intermetall.de Internet: http://www.intermetall.de

Printed in Germany Order No. 6251-421-1PD All information and data contained in this data sheet are without any commitment, are not to be considered as an offer for conclusion of a contract nor shall they be construed as to create any liability. Any new issue of this data sheet invalidates previous issues. Product availability and delivery dates are exclusively subject to our respective order confirmation form; the same applies to orders based on development samples delivered. By this publication, MICRONAS INTERMETALL GmbH does not assume responsibility for patent infringements or other rights of third parties which may result from its use. Reprinting is generally permitted, indicating the source. However, our prior consent must be obtained in all cases.