# CAT93CXXXX (1K-16K) Supervisory Circuits with Microwire Serial CMOS E<sup>2</sup>PROM, Precision Reset Controller and Watchdog Timer ### **FEATURES** - Watchdog Timer - Programmable Reset Threshold - **■** Built-in Inadvertent Write Protection -V<sub>cc</sub> Lock Out - High Speed Operation: 3MHz - Low Power CMOS Technology - x 16 or x 8 Selectable Serial Memory - Self-Timed Write Cycle with Auto-Clear - Sequential Read - Fast Nonvolatile Write Cycle: 3ms Max - Active High or Low Reset Outputs - —Precision Power Supply Voltage Monitoring - -5V, 3.3V and 3V options - Hardware and Software Write Protection - Power-Up Inadvertant Write Protection - 1,000,000 Program/Erase Cycles - 100 Year Data Retention - Commercial, Industrial, and Automotive **Temperature Ranges** - 2.7-6.0 Volt Operation - 16 Byte Page Mode ### DESCRIPTION The CAT93CXXXX is a single chip solution to three popular functions of EEPROM memory, precision reset controller and watchdog timer. The serial EEPROM memory of the 93CXXXX can be configured either by 16bits or by 8-bits. Each register can be written (or read) by using the DI (or DO pin). The reset function of the 93CXXXX protects the system DO L during brown out and power up/down conditions. During system failure the watchdog timer feature protects the microcontroller with a reset signal. Catalyst's advanced CMOS technology substantially reduces device power requirements. The 93CXXXX is available in 8-pin DIP, 8pin TSSOP or 8-pin SOIC packages. It is designed to endure 1,000,000 program/erase cycles and has a data retention of 100 years. ### PIN CONFIGURATION #### 93CX61X 93CX63X 93CX62X CS 🗖 •1 CS [ •1 SK [ 2 DI [ 3 CS □•1 Þ vcc ⊐ Vcc □ Vcc SK □ 2 DI □ 3 RESET(RESET) SK RESET(RESET) RESET 3 □ ORG DI 🗀 3 \_\_ WDI RESET ¬ GND DO L ### **PIN FUNCTIONS** 5 GND DO [ | Pin Name | Function | |-------------|---------------------------| | CS | Chip Select | | RESET/RESET | Reset I/O | | SK | Clock Input | | DI | Serial Data Input | | DO | Serial Data Output | | Vcc | +2.7 to 6.0V Power Supply | | GND | Ground | | ORG | Memory Organization | Note: When the ORG pin is connected to VCC, the X16 organiza tion is selected. When it is connected to ground, the X8 pin is selected. If the ORG pin is left unconnected, then an internal pullup device will select the X16 organization. ### **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias55°C to +125°C | |-------------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground <sup>(1)</sup> –2.0V to +V <sub>CC</sub> + 2.0V | | V <sub>CC</sub> with Respect to Ground2.0V to +7.0V | | Package Power Dissipation Capability (Ta = 25°C)1.0W1.0W | | Lead Soldering Temperature (10 secs)300°C | | Output Short Circuit Current <sup>(2)</sup> 100mA | ### COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. ### **D.C. OPERATING CHARACTERISTICS** $V_{CC}$ = +2.7V to +6.0V, unless otherwise specified. | | | Limits | | | | | |------------------|---------------------------------------------|--------|------|--------------------|-------|-----------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | | Icc1 | Power Supply Current (Write) | | | 3 | mA | fsk = 1MHz<br>Vcc = 5.0V | | I <sub>CC2</sub> | Power Supply Current (Read) | | | 1 | mA | $f_{SK} = 1MHz$<br>$V_{CC} = 5.0V$ | | I <sub>SB1</sub> | Power Supply Current<br>(Standby) (x8 Mode) | | | 10 | μА | CS = 0V<br>ORG=GND | | I <sub>SB2</sub> | Power Supply Current (Standby) (x16Mode) | | | 0 | μА | CS=0V<br>ORG=Float or V <sub>CC</sub> | | ILI | Input Leakage Current | | | 1 | μΑ | $V_{IN} = 0V$ to $V_{CC}$ | | I <sub>LO</sub> | Output Leakage Current (Including ORG pin) | | | 1 | μА | $V_{OUT} = 0V \text{ to } V_{CC},$ $CS = 0V$ | | V <sub>IL1</sub> | Input Low Voltage | -0.1 | | 0.8 | V | 4.5V≤V <sub>CC</sub> <5.5V | | V <sub>IH1</sub> | Input High Voltage | 2 | | V <sub>CC</sub> +1 | V | | | V <sub>OL1</sub> | Output Low Voltage | | | 0.4 | V | 4.5V≤V <sub>CC</sub> <5.5V | | V <sub>OH1</sub> | Output High Voltage | 2.4 | | | V | I <sub>OL</sub> = 2.1mA<br>I <sub>OH</sub> = -400μA | ### Note: <sup>(1)</sup> The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> + 2.0V for periods of less than 20ns. <sup>(2)</sup> Output shorted for no more than one second. No more than one output shorted at a time. ### **RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Min. | Max. | Units | Reference Test Method | |------------------------------------|--------------------|-----------|------|-------------|-------------------------------| | N <sub>END</sub> <sup>(1)</sup> | Endurance | 1,000,000 | | Cycles/Byte | MIL-STD-883, Test Method 1033 | | T <sub>DR</sub> <sup>(1)</sup> | Data Retention | 100 | | Years | MIL-STD-883, Test Method 1008 | | V <sub>ZAP</sub> <sup>(1)</sup> | ESD Susceptibility | 2000 | | Volts | MIL-STD-883, Test Method 3015 | | I <sub>LTH</sub> <sup>(1)(3)</sup> | Latch-up | 100 | | mA | JEDEC Standard 17 | ### **A.C. CHARACTERISTICS** $V_{CC}$ =2.7V to 6.0V unless otherwise specified. Output Load is 1 TTL Gate and 100pF | | | Limits | | | | | | | | |--------------------------------|------------------------------|--------|-------------------|-----|-----------------------------|-------|------------------------|--|--| | | | | Vcc =<br>2.7V -6V | | V <sub>CC</sub> = 4.5V-5.5V | | Test | | | | SYMBOL | PARAMETER | Min. | Min. Max. | | Max. | UNITS | Conditions | | | | tcss | CS Setup Time | 250 | | 50 | | ns | | | | | tcsH | CS Hold Time | 0 | | 0 | | ns | | | | | t <sub>DIS</sub> | DI Setup Time | 250 | | 50 | | ns | | | | | t <sub>DIH</sub> | DI Hold Time | 250 | | 50 | | ns | | | | | t <sub>PD1</sub> | Output Delay to 1 | | 0.5 | | 0.1 | μs | | | | | t <sub>PD0</sub> | Output Delay to 0 | | 0.5 | | 0.1 | μs | C <sub>L</sub> = 100pF | | | | t <sub>HZ</sub> <sup>(1)</sup> | Output Delay to High-Z | | 500 | | 100 | ns | CL = 100pr | | | | t <sub>EW</sub> | Program/Erase Pulse Width | | 5 | | 5 | ms | | | | | tcsmin | Minimum CS Low Time | 0.5 | | 0.1 | | μs | | | | | tskHI | Minimum SK High Time | 0.5 | | 0.1 | | μs | | | | | tsklow | Minimum SK Low Time | 0.5 | | 0.1 | | μs | | | | | tsv | Output Delay to Status Valid | | 0.5 | | 0.1 | μs | | | | | SK <sub>MAX</sub> | Maximum Clock Frequency | DC | 1000 | DC | 3000 | KHZ | | | | ## Power-Up Timing<sup>(1)(2)</sup> | Symbol | Parameter | Max. | Units | |------------------|-----------------------------|------|-------| | t <sub>PUR</sub> | Power-up to Read Operation | 1 | ms | | t <sub>PUW</sub> | Power-up to Write Operation | 1 | ms | ## **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Test | Max. | Units | Conditions | |---------------------------------|--------------------------|------|-------|----------------------| | C <sub>I/O</sub> <sup>(1)</sup> | Input/Output Capacitance | 8 | pF | $V_{I/O} = 0V$ | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance | 6 | pF | V <sub>IN</sub> = 0V | ### Note: - (1) This parameter is tested initially and after a design or process change that affects the parameter. - (2) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. - (3) Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to V<sub>CC</sub> +1V. 9-87 Stock No. 21084-01 2/98 ### **INSTRUCTION SET** | Instruction Device | | Start | rt Opcode Address | | Data | | Comments | | |--------------------|------------------------|-------|-------------------|--------------|-------------|-------|----------|---------------------| | | Туре | Bit | - | х8 | x16 | x8 | x16 | | | READ | 93C46XX | 1 | 10 | A6-A0 | A5-A0 | | | Read Address AN-A0 | | | 93C56XX <sup>(1)</sup> | 1 | 10 | A8–A0 | A7-A0 | | | | | | 93C66XX | 1 | 10 | A8–A0 | A7-A0 | | | | | | 93C57XX | 1 | 10 | A7-A0 | A6-A0 | | | | | | 93C86XX | 1 | 10 | A10-A0 | A9-A0 | | | | | ERASE | 93C46XX | 1 | 11 | A6-A0 | A5-A0 | | | Clear Address AN-A0 | | | 93C56XX <sup>(1)</sup> | 1 | 11 | A8–A0 | A7-A0 | | | | | | 93C66XX | 1 | 11 | A8–A0 | A7-A0 | | | | | | 93C57XX | 1 | 11 | A7-A0 | A6-A0 | | | | | | 93C86XX | 1 | 11 | A10-A0 | A9-A0 | | | | | WRITE | 93C46XX | 1 | 01 | A6-A0 | A5-A0 | D7-D0 | D15-D0 | Write Address AN-A0 | | | 93C56XX <sup>(1)</sup> | 1 | 01 | A8–A0 | A7-A0 | D7-D0 | D15-D0 | | | | 93C66XX | 1 | 01 | A8–A0 | A7-A0 | D7-D0 | D15-D0 | | | | 93C57XX | 1 | 01 | A7-A0 | A6-A0 | D7-D0 | D15-D0 | | | | 93C86XX | 1 | 01 | A10-A0 | A9-A0 | D7-D0 | D15-D0 | | | EWEN | 93C46XX | 1 | 00 | 11XXXXX | 11XXXX | | | Write Enable | | | 93C56XX | 1 | 00 | 11XXXXXXX | 11XXXXXX | | | | | | 93C66XX | 1 | 00 | 11XXXXXXX | 11XXXXXX | | | | | | 93C57XX | 1 | 00 | 11XXXXXX | 11XXXXX | | | | | | 93C86XX | 1 | 00 | 11XXXXXXXXXX | 11XXXXXXXXX | | | | | EWDS | 93C46XX | 1 | 00 | 00XXXXX | 00XXXX | | | Write Disable | | | 93C56XX | 1 | 00 | 00XXXXXXX | 00XXXXXX | | | | | | 93C66XX | 1 | 00 | 00XXXXXXX | 00XXXXXX | | | | | | 93C57XX | 1 | 00 | 00XXXXXX | 00XXXXX | | | | | | 93C86XX | 1 | 00 | 00XXXXXXXXX | 00XXXXXXXX | | | | | ERAL | 93C46XX | 1 | 00 | 10XXXXX | 10XXXX | | | Clear All Addresses | | | 93C56XX | 1 | 00 | 10XXXXXXX | 10XXXXXX | | | | | | 93C66XX | 1 | 00 | 10XXXXXXX | 10XXXXXX | | | | | | 93C57XX | 1 | 00 | 10XXXXXX | 10XXXXX | | | | | | 93C86XX | 1 | 00 | 10XXXXXXXXX | 10XXXXXXXX | | | | | WRAL | 93C46XX | 1 | 00 | 01XXXXX | 01XXXX | D7-D0 | D15-D0 | Write All Addresses | | | 93C56XX | 1 | 00 | 01XXXXXXX | 01XXXXXX | D7-D0 | D15-D0 | | | | 93C66XX | 1 | 00 | 01XXXXXXX | 01XXXXXX | D7-D0 | D15-D0 | | | | 93C57XX | 1 | 00 | 01XXXXXX | 01XXXXX | D7-D0 | D15-D0 | | | | 93C86XX | 1 | 00 | 01XXXXXXXXX | 01XXXXXXXX | D7-D0 | D15-D0 | | ### Note: <sup>(1)</sup> Address bit A8 for 256x8 ORG and A7 for 128x16 ORG are "Don't Care" bits, but must be kept at either a "1" or "0" for READ, WRITE and ERASE commands. ## **RESET CIRCUIT CHARACTERISTICS** | Symbol | Parameter | Min. | Max. | Units | |---------------------|---------------------------------------------------|----------|------|-------| | t <sub>GLITCH</sub> | Glitch Reject Pulse Width | | 100 | ns | | V <sub>RT</sub> | Reset Threshold Hystersis | 15 | | mV | | V <sub>OLRS</sub> | Reset Output Low Voltage (I <sub>OLRS</sub> =1mA) | | 0.4 | V | | V <sub>OHRS</sub> | Reset Output High Voltage | Vcc-0.75 | | V | | | Reset Threshold (Vcc=5V)<br>(93CXXXX-45) | 4.50 | 4.75 | | | V <sub>TH</sub> | Reset Threshold (Vcc=5V)<br>(93CXXXX-42) | 4.25 | 4.50 | V | | | Reset Threshold (Vcc=3.3V)<br>(93CXXXX-30) | 3.00 | 3.15 | | | | Reset Threshold (Vcc=3.3V)<br>(93CXXXX-28) | 2.85 | 3.00 | | | | Reset Threshold (Vcc=3V) (93CXXXX-25) | 2.55 | 2.70 | | | t <sub>PURST</sub> | Power-Up Reset Timeout | 130 | 270 | ms | | t <sub>RPD</sub> | V <sub>TH</sub> to RESET Output Delay | | 5 | μs | | V <sub>RVALID</sub> | RESET Output Valid | 1 | | V | Figure 1. RESET Output Timing 9-89 Stock No. 21084-01 2/98 CAT93CXXXX Advanced Information ### **DEVICE OPERATION** ### **Reset Controller Description** The CAT93CXXXX provides a precision RESET controller that ensures correct system operation during brown-out and power-up/down conditions. It is configured with open drain RESET outputs. During power-up, the RESET outputs remain active until VCC reaches the VTH threshold and will continue driving the outputs for approximately 200ms (tpurst) after reaching VTH. After the tpurst timeout interval, the device will cease to drive reset outputs. At this point the reset outputs will be pulled up or down by their respective pull up/pull down devices. During power-down, the RESET outputs will begin driving active when VCC falls below VTH. The RESET outputs will be valid so long as VCC is >1.0V (VRVALID). The RESET pins are I/Os; therefore, the CAT93CXXXX can act as a signal conditioning circuit for an externally applied reset. The inputs are level triggered; that is, the RESET input in the 93CXXXX will initiate a reset timeout after detecting a high and the RESET input in the 93CXXXX will initiate a reset timeout after detecting a low. ### **Watchdog Timer** The Watchdog Timer provides an independent protection for microcontrollers. During a system failure, the CAT93CXXXX will respond with a reset signal after a time-out interval of 1.6 seconds for lack of activity. As long as the reset signal is asserted, the Watchdog Timer will not count and will stay cleared. ### **Hardware Data Protection** The 93CXXXX is designed with a $V_{CC}$ lock out data protection feature to provide a high degree of data integrity. The $V_{CC}$ sense provides write protection when $V_{CC}$ falls below the reset threshold value. The $V_{CC}$ lock out inhibits writes to the serial EEPROM whenever $V_{CC}$ falls below (power down) or until $V_{CC}$ reaches the reset threshold (power up). ### **Reset Threshold Voltage** From the factory the 93CXXXX is offered in five different variations of reset threshold voltages. They are 4.50-4.75V, 4.25-4.50V, 3.00-3.15V, 2.85-3.00V and 2.55-2.70V. To provide added flexibility to design engineers using this product, the 93CXXXX is designed with an additional feature of programming the reset threshold voltage. This allows the user to change the existing reset threshold voltage to one of the other four reset threshold voltages. Once the reset threshold voltage is selected it will not change even after cycling the power, unless the user uses the programmer to change the reset threshold voltage. However, the programming function is available only through external program manufacturers. Please call Catalyst for a list of programmer manufacturers which support this function. ### **Memory Functional Description** The CAT93CXXXX is a 1024/2048/4096/16,384-bit nonvolatile memory intended for use with industry standard microprocessors. The CAT93CXXXX can be organized as either registers of 16 bits or 8 bits. When organized as X16, seven 9-bit instructions for 93C46XX; seven 10-bit instructions for 93C57XX; seven 11-bit instructions for 93C56XX and 93C66XX; seven 13-bit instructions for 93C86XX; control the reading, writing and erase operations of the device. When organized as X8, seven 10-bit instructions for 93C46XX; seven 11-bit instructions for 93C57; seven 12-bit instructions for 93C56 and 93C66: seven 14-bit instructions for 93C86; control the reading, writing and erase operations of the device. The CAT93CXXXX operates on a single power supply and will generate on chip, the high voltage required during any write operation. Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (SK). The DO pin is normally in a high impedance state except when reading data from the device, or when checking the ready/busy status after a write operation. The ready/busy status can be determined after the start of a write operation by selecting the device (CS high) and polling the DO pin; DO low indicates that the write operation is not completed, while DO high indicates that the device is ready for the next instruction. If necessary, the DO pin may be placed back into a high impedance state during chip select by shifting a dummy "1" into the DI pin. The DO pin will enter the high impedance state on the falling edge of the clock (SK). Placing the DO pin into the high impedance state is recommended in applications where the DI pin and the DO pin are to be tied together to form a common DI/O pin. The format for all instructions sent to the device is a logical "1" start bit, a 2-bit (or 4-bit) opcode, 6-bit (93C46XX)//7-bit (93C57XX)/ 8-bit (93C56XX or 93C66XX)/10-bit (93C86XX) (an additional bit when organized X8) and for write operations a 16-bit data field (8-bit for X8 organizations). #### Read Upon receiving a READ command and an address (clocked into the DI pin), the DO pin of the CAT93CXXXX will come out of the high impedance state and, after sending an initial dummy zero bit, will begin shifting out the data addressed (MSB first). The output data bits will toggle on the rising edge of the SK clock and are stable after the specified time delay (tpD0 or tpD1) For the 93CXXXX, after the initial data word has been shifted out and CS remains asserted with the SK clock continuing to toggle, the device will automatically increment to the next address and shift out the next data word in a sequential READ mode. As long as CS is continuously asserted and SK continues to toggle, the device will keep incrementing to the next address automatically until it reaches to the end of the address space, then loops back to address 0. In the sequential READ mode, only the initial data word is preceded by a dummy zero bit. All subsequent data words will follow without a dummy zero bit. #### Write After receiving a WRITE command, address and the data, the CS (Chip Select) pin must be deselected for a minimum of tcsmin. The falling edge of CS will start the self clocking clear and data store cycle of the memory location specified in the instruction. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93CXXXX can be determined by selecting the device and polling the DO pin. Since this device features Auto-Clear before write, it is NOT necessary to erase a memory location before it is written into. ### **Page Write** The 93CXXXX writes up to 16 bytes (8 words for x16 format) of data in a single write cycle, using the page write operation. The page write operation is initiated in the same manner as the byte (word for x16 format) write operation. However, instead of terminating after the initial byte (word for x16 format) is transmitted, the host Figure 3. Read Instruction Timing can then continue to clock in 8-bit (16-bit for x16 format) data to be written to the next higher address. Internally, the address pointer is incremented after each group of eight clocks (16 clocks for x16 format). If the host transmits more than 16 bytes (8 words for x16 format) the address counter 'wraps around' and previously transmitted data will be overwritten. After receiving a WRITE command, address and the data, the CS (Chip Select) pin must be deselected for a minimum of tcsmin. The falling edge of CS will start the self clocking clear and data store cycle of the memory location specified in the instruction. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93CXXXX can be determined by selecting the device and polling the DO pin. Since this device features Auto-Clear before write, it is NOT necessary to erase a memory location before it is written into. ### **Erase** Upon receiving an ERASE command and address, the CS (Chip Select) pin must be deasserted for a minimum of $t_{CSMIN}$ . The falling edge of CS will start the self clocking clear cycle of the selected memory location. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93CXXXX can be determined by selecting the device and polling the DO pin. Once cleared, the content of a cleared location returns to a logical "1" state. Figure 4. Write Instruction Timing Figure 5. Erase Instruction Timing ### **Erase/Write Enable and Disable** The CAT93CXXXX powers up in the write disable state. Any writing after power-up or after an EWDS (write disable) instruction must first be preceded by the EWEN (write enable) instruction. Once the write instruction is enabled, it will remain enabled until power to the device is removed, or the EWDS instruction is sent. The EWDS instruction can be used to disable all CAT93CXXXX write and clear instructions, and will prevent any accidental writing or clearing of the device. Data can be read normally from the device regardless of the write enable/ disable status. ### **Erase All** Upon receiving an ERAL command, the CS (Chip Select) pin must be deselected for a minimum of t<sub>CSMIN</sub>. The falling edge of CS will start the self clocking clear cycle of all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93CXXXX can be determined by selecting the device and polling the DO pin. Once cleared, the contents of all memory bits return to a logical "1" state. ### Write All Upon receiving a WRAL command and data, the CS (Chip Select) pin must be deselected for a minimum of tcsmin. The falling edge of CS will start the self clocking data write to all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busystatus of the CAT93CXXXXcan be determined by selecting the device and polling the DO pin. It is not necessary for all memory locations to be cleared before the WRAL command is executed. Figure 6. EWEN/EWDS Instruction Timing Figure 7. ERAL Instruction Timing 9-93 Stock No. 21084-01 2/98 CAT93CXXXX Advanced Information Figure 8. WRAL Instruction Timing ### **Ordering Information** <sup>\* -40°</sup> to +125°C is available upon request ### Note: (1) The device used in the above example is a 93C4611SI-25TE13 (1K EEPROM, Reset on pin 7 & No WDT, SOIC, Industrial Temperature, 2.55V to 2.7 V Reset threshold voltage, Tape & Reel).