#### **Features**

- Fast Read Access Time 70 ns
- Low Power CMOS Operation

100 μA max. Standby

25 mA max. Active at 5 MHz

JEDEC Standard Packages

32-Lead 600-mil PDIP

32-Lead PLCC

32-Lead TSOP

- 5V ± 10% Supply
- High Reliability CMOS Technology 2,000V ESD Protection 200 mA Latchup Immunity
- Rapid<sup>™</sup> Programming Algorithm 100 µs/byte (typical)
- CMOS and TTL Compatible Inputs and Outputs
- Integrated Product Identification Code
- Commercial and Industrial Temperature Ranges

#### **Description**

The AT27C020 is a low-power, high performance 2,097,152 bit one-time program-mable read only memory (OTP EPROM) organized as 256K by 8 bits. It requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 70 ns, eliminating the need for speed reducing WAIT states on high performance microprocessor systems.

In read mode, the AT27C020 typically consumes 8 mA. Standby mode supply current is typically less than 10  $\mu$ A.

(continued)

## **Pin Configurations**

| Pin Name | Function       |
|----------|----------------|
| A0 - A17 | Addresses      |
| O0 - O7  | Outputs        |
| CE       | Chip Enable    |
| ŌE       | Output Enable  |
| PGM      | Program Strobe |

PDIP, Top View

|       |    |    | 1 |     |
|-------|----|----|---|-----|
| VPP □ | 1  | 32 | Ь | VCC |
| A16 □ | 2  | 31 | þ | PGM |
| A15 □ | 3  | 30 | Þ | A17 |
| A12 □ | 4  | 29 | Þ | A14 |
| A7 □  | 5  | 28 | Þ | A13 |
| A6 □  | 6  | 27 | Þ | A8  |
| A5 □  | 7  | 26 | Þ | A9  |
| A4 □  | 8  | 25 | Þ | A11 |
| АЗ □  | 9  | 24 | Þ | ŌE  |
| A2 □  | 10 | 23 | Þ | A10 |
| A1 □  | 11 | 22 | Þ | CE  |
| A0 □  | 12 | 21 | Þ | 07  |
| 00 □  | 13 | 20 | Þ | 06  |
| O1 🗆  | 14 | 19 | Þ | O5  |
| O2 🗆  | 15 | 18 | Þ | 04  |
| GND □ | 16 | 17 | Þ | О3  |

#### PLCC Top View



TSOP Top View

Type 1



2 Megabit (256K x 8) OTP CMOS EPROM

0570A





#### **Description** (Continued)

The AT27C020 is available in a choice of industry standard JEDEC-approved one-time programmable (OTP) plastic PDIP, PLCC, and TSOP packages. All devices feature two-line control (CE, OE) to give designers the flexibility to prevent bus contention.

With 256K byte storage capability, the AT27C020 allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media.

Atmel's 27C020 have additional features to ensure high quality and efficient production use. The Rapid  $^{\!\top\!\!}$  Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100  $\mu s/byte$ . The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages.

#### **System Considerations**

Switching between active and standby conditions via the Chip Enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed data sheet limits, resulting in device non-conformance. At a minimum, a 0.1  $\mu$ F high frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the V<sub>CC</sub> and Ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7  $\mu$ F bulk electrolytic capacitor should be utilized, again connected between the V<sub>CC</sub> and Ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.

#### **Block Diagram**



#### **Absolute Maximum Ratings\***

| Temperature Under Bias55°C to +125°C                        |
|-------------------------------------------------------------|
| Storage Temperature65°C to +150°C                           |
| Voltage on Any Pin with Respect to Ground2.0V to +7.0V (1)  |
| Voltage on A9 with Respect to Ground2.0V to +14.0V (1)      |
| VPP Supply Voltage with Respect to Ground2.0V to +14.0V (1) |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: 1. Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V dc which may overshoot to +7.0V for pulses of less than 20 ns.

#### **Operating Modes**

| Mode \ Pin                 | CE       | ŌE       | PGM              | Ai                                                                                                          | Vpp      | Outputs                |
|----------------------------|----------|----------|------------------|-------------------------------------------------------------------------------------------------------------|----------|------------------------|
| Read                       | VIL      | VIL      | X <sup>(1)</sup> | Ai                                                                                                          | Х        | Dout                   |
| Output Disable             | Χ        | $V_{IH}$ | Х                | Χ                                                                                                           | Χ        | High Z                 |
| Standby                    | VIH      | Χ        | Х                | X                                                                                                           | Χ        | High Z                 |
| Rapid Program (2)          | VIL      | VIH      | VIL              | Ai                                                                                                          | Vpp      | DIN                    |
| PGM Verify                 | $V_{IL}$ | $V_{IL}$ | $V_{IH}$         | Ai                                                                                                          | $V_{PP}$ | D <sub>OUT</sub>       |
| PGM Inhibit                | VIH      | Χ        | Х                | Χ                                                                                                           | $V_PP$   | High Z                 |
| Product Identification (4) | VIL      | VIL      | Х                | A9 = V <sub>H</sub> <sup>(3)</sup><br>A0 = V <sub>IH</sub> or V <sub>IL</sub><br>A1 - A17 = V <sub>IL</sub> | Х        | Identification<br>Code |

Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>.

2. Refer to Programming characteristics.

3.  $V_H = 12.0 \pm 0.5 V$ .

4. Two identifier bytes may be selected. All Ai inputs are held low ( $V_{IL}$ ), except A9 which is set to  $V_H$  and A0 which is toggled low ( $V_{IL}$ ) to select the Manufacturer's Identification byte and high ( $V_{IH}$ ) to select the Device Code byte.





# **DC and AC Operating Conditions for Read Operation**

|                     |      | AT27C020     |              |              |              |              |  |  |  |  |
|---------------------|------|--------------|--------------|--------------|--------------|--------------|--|--|--|--|
|                     |      | -70          | -85          | -10          | -12          | -15          |  |  |  |  |
| Operating           | Com. | 0°C - 70°C   |  |  |  |  |
| Temperature ( Case) | Ind. | -40°C - 85°C |  |  |  |  |
| Vcc Power Supply    |      | 5V ± 10%     |  |  |  |  |

#### **DC and Operating Characteristics for Read Operation**

| Symbol                                              | Parameter                                           | Condition                                                                |            | Min  | Max                   | Units |
|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------|------------|------|-----------------------|-------|
| ILI                                                 | Input Load Current                                  | $V_{IN} = 0V$ to $V_{CC}$                                                | Com., Ind. |      | ±1                    | μΑ    |
| ILO                                                 | Output Leakage Current                              | Vout = 0V to Vcc                                                         | Com., Ind. |      | ±5                    | μΑ    |
| I <sub>PP1</sub> (2)                                | V <sub>PP</sub> <sup>(1)</sup> Read/Standby Current | V <sub>PP</sub> = V <sub>CC</sub>                                        |            |      | 10                    | μΑ    |
| lon                                                 | V <sub>CC</sub> <sup>(1)</sup> Standby Current      | I <sub>SB1</sub> (CMOS), $\overline{\text{CE}} = V_{\text{CC}} \pm 0.3V$ |            |      | 100                   | μΑ    |
| I <sub>SB</sub> V <sub>CC</sub> (1) Standby Current |                                                     | $I_{SB2}$ (TTL), $\overline{CE} = 2.0$ to $V_{CC} + 0.5V$                |            |      | 1                     | mΑ    |
| Icc                                                 | V <sub>CC</sub> Active Current                      | $\frac{f = 5 \text{ MHz, Iout} = 0 \text{ mA,}}{\text{CE} = \text{VIL}}$ |            |      | 25                    | mA    |
| VIL                                                 | Input Low Voltage                                   |                                                                          |            | -0.6 | 0.8                   | V     |
| VIH                                                 | Input High Voltage                                  |                                                                          |            | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| Vol                                                 | Output Low Voltage                                  | $I_{OL} = 2.1 \text{ mA}$                                                |            |      | 0.4                   | V     |
| Vон                                                 | Output High Voltage                                 | $I_{OH} = -400 \ \mu A$                                                  |            | 2.4  |                       | V     |

Notes: 1.  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$ , and removed simultaneously or after  $V_{PP}$ .

## **AC Characteristics for Read Operation**

|                        |                                                                 |                              | AT27C020 |       |     |         |     |     |     |     |     |     |       |
|------------------------|-----------------------------------------------------------------|------------------------------|----------|-------|-----|---------|-----|-----|-----|-----|-----|-----|-------|
|                        |                                                                 |                              | -7       | -70 - |     | -85 -10 |     | -12 |     | -15 |     |     |       |
| Symbol                 | Parameter                                                       | Condition                    | Min      | Max   | Min | Max     | Min | Max | Min | Max | Min | Max | Units |
| t <sub>ACC</sub> (3)   | Address to<br>Output Delay                                      | CE = OE<br>= V <sub>IL</sub> |          | 70    |     | 85      |     | 100 |     | 120 |     | 150 | ns    |
| t <sub>CE</sub> (2)    | CE to Output Delay                                              | OE = V <sub>IL</sub>         |          | 70    |     | 85      |     | 100 |     | 120 |     | 150 | ns    |
| toE (2, 3)             | OE to Output Delay                                              | CE = V <sub>IL</sub>         |          | 35    |     | 35      |     | 35  |     | 35  |     | 40  | ns    |
| t <sub>DF</sub> (4, 5) | OE or CE High to<br>Output Float, whichev                       | ver occurred first           |          | 25    |     | 25      |     | 30  |     | 35  |     | 40  | ns    |
| toH                    | Output Hold from<br>Address, CE or OE,<br>whichever occurred fi | rst                          | 7        |       | 0   |         | 0   |     | 0   |     | 0   |     | ns    |

Notes: 2, 3, 4, 5. - see AC Waveforms for Read Operation.

= Preliminary Information

V<sub>PP</sub> may be connected directly to V<sub>CC</sub>, except during programming. The supply current would then be the sum of I<sub>CC</sub> and I<sub>PP</sub>.

# **AC Waveforms for Read Operation** (1)



Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified.

- 2. OE may be delayed up to t<sub>CE</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>.
- 3. OE may be delayed up to tACC tOE after the address is valid without impact on tACC.
- 4. This parameter is only sampled and is not 100% tested.
- 5. Output float is defined as the point when data is no longer driven.

### **Input Test Waveforms and Measurement Levels**



#### **Output Test Load**



Note: CL= 100 pF including jig capacitance.

# **Pin Capacitance** (f = 1 MHz, T = $25^{\circ}$ C) (1)

|      | Тур | Max | Units | Conditions     |
|------|-----|-----|-------|----------------|
| CIN  | 4   | 8   | pF    | $V_{IN} = 0V$  |
| Cout | 8   | 12  | pF    | $V_{OUT} = 0V$ |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.





# **Programming Waveforms** (1)



Notes: 1. The Input Timing Reference is 0.8V for  $V_{IL}$  and 2.0V for  $V_{IH}$ .

- 2.  $t_{\text{OE}}$  and  $t_{\text{DFP}}$  are characteristics of the device but must be accommodated by the programmer.
- 3. When programming the AT27C020 a 0.1  $\mu$ F capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients.

## **DC Programming Characteristics**

 $T_{\text{A}}$  = 25  $\pm$  5°C,  $V_{\text{CC}}$  = 6.5  $\pm$  0.25V,  $V_{\text{PP}}$  = 13.0  $\pm$  0.25V

|                  |                                                        | Test                                      | L    | Limits  |       |  |
|------------------|--------------------------------------------------------|-------------------------------------------|------|---------|-------|--|
| Symbol           | Parameter                                              | Conditions                                | Min  | Max     | Units |  |
| ILI              | Input Load Current                                     | $V_{IN} = V_{IL}, V_{IH}$                 |      | ±10     | μА    |  |
| VIL              | Input Low Level                                        |                                           | -0.6 | 0.8     | V     |  |
| VIH              | Input High Level                                       |                                           | 2.0  | Vcc + 1 | V     |  |
| VoL              | Output Low Voltage                                     | $I_{OL} = 2.1 \text{ mA}$                 |      | 0.4     | V     |  |
| Vон              | Output High Voltage                                    | $I_{OH} = -400 \mu A$                     | 2.4  |         | V     |  |
| I <sub>CC2</sub> | V <sub>CC</sub> Supply Current<br>(Program and Verify) |                                           |      | 40      | mA    |  |
| IPP2             | V <sub>PP</sub> Supply<br>Current                      | $\overline{CE} = \overline{PGM} = V_{IL}$ | ·    | 20      | mA    |  |
| VID              | A9 Product Identification Voltage                      |                                           | 11.5 | 12.5    | V     |  |

#### **AC Programming Characteristics**

 $T_A = 25 \pm 5$ °C,  $V_{CC} = 6.5 \pm 0.25$ V,  $V_{PP} = 13.0 \pm 0.25$ V

| Sym-<br>bol      | Test Conditions* (1)                               | <b>Lir</b><br>Min | <b>nits</b><br>Max | Units |
|------------------|----------------------------------------------------|-------------------|--------------------|-------|
| tas              | Address Setup Time                                 | 2                 |                    | μS    |
| tces             | CE Setup Time                                      | 2                 |                    | μS    |
| toes             | OE Setup Time                                      | 2                 |                    | μS    |
| t <sub>DS</sub>  | Data Setup Time                                    | 2                 |                    | μS    |
| tah              | Address Hold Time                                  | 0                 |                    | μS    |
| tDH              | Data Hold Time                                     | 2                 |                    | μS    |
| tDFP             | OE High to Out-<br>put Float Delay <sup>(2)</sup>  | 0                 | 130                | ns    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                         | 2                 |                    | μS    |
| tvcs             | V <sub>CC</sub> Setup Time                         | 2                 |                    | μS    |
| tpw              | PGM Program Pulse Width (3)                        | 95                | 105                | μS    |
| toE              | Data Valid from OE                                 |                   | 150                | ns    |
| tprt             | V <sub>PP</sub> Pulse Rise Time During Programming | 50                |                    | ns    |

#### \*AC Conditions of Test:

| Input Rise and Fall Times (10% to 90) | 0%)20 ns      |
|---------------------------------------|---------------|
| Input Pulse Levels                    | 0.45V to 2.4V |
| Input Timing Reference Level          | 0.8V to 2.0V  |
| Output Timing Reference Level         | 0.8V to 2.0V  |

- Notes: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after VPP.
  - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven — see timing diagram.
  - 3. Program Pulse width tolerance is 100  $\mu$ sec  $\pm$  5%.

#### Atmel's 27C020 Integrated **Product Identification Code**

|              |    | Pins |    |    |    |    |    |    |    | Hex  |
|--------------|----|------|----|----|----|----|----|----|----|------|
| Codes        | A0 | 07   | O6 | O5 | O4 | О3 | O2 | O1 | 00 | Data |
| Manufacturer | 0  | 0    | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 1E   |
| Device Type  | 1  | 1    | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 86   |

#### **Rapid Programming Algorithm**

A 100 µs PGM pulse width is used to program. The address is set to the first location. VCC is raised to 6.5V and VPP is raised to 13.0V. Each address is first programmed with one 100 μs PGM pulse without verification. Then a verification / reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100 µs pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. VPP is then lowered to 5.0V and Vcc to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails.







# **Ordering Information**

| tacc<br>(ns) | Icc (mA) |         | Ondonina Code                                   | Dooloono           | One metion Deman              |
|--------------|----------|---------|-------------------------------------------------|--------------------|-------------------------------|
|              | Active   | Standby | Ordering Code                                   | Package            | Operation Range               |
| 70           | 25       | 0.1     | AT27C020-70JC<br>AT27C020-70PC<br>AT27C020-70TC | 32J<br>32P6<br>32T | Commercial<br>(0°C to 70°C)   |
|              | 25       | 0.1     | AT27C020-70JI<br>AT27C020-70PI<br>AT27C020-70TI | 32J<br>32P6<br>32T | Industrial<br>(-40°C to 85°C) |
| 85           | 25       | 0.1     | AT27C020-85JC<br>AT27C020-85PC<br>AT27C020-85TC | 32J<br>32P6<br>32T | Commercial<br>(0°C to 70°C)   |
|              | 25       | 0.1     | AT27C020-85JI<br>AT27C020-85PI<br>AT27C020-85TI | 32J<br>32P6<br>32T | Industrial<br>(-40°C to 85°C) |
| 100          | 25       | 0.1     | AT27C020-10JC<br>AT27C020-10PC<br>AT27C020-10TC | 32J<br>32P6<br>32T | Commercial<br>(0°C to 70°C)   |
|              | 25       | 0.1     | AT27C020-10JI<br>AT27C020-10PI<br>AT27C020-10TI | 32J<br>32P6<br>32T | Industrial<br>(-40°C to 85°C) |
| 120          | 25       | 0.1     | AT27C020-12JC<br>AT27C020-12PC<br>AT27C020-12TC | 32J<br>32P6<br>32T | Commercial<br>(0°C to 70°C)   |
|              | 25       | 0.1     | AT27C020-12JI<br>AT27C020-12PI<br>AT27C020-12TI | 32J<br>32P6<br>32T | Industrial<br>(-40°C to 85°C) |
| 150          | 25       | 0.1     | AT27C020-15JC<br>AT27C020-15PC<br>AT27C020-15TC | 32J<br>32P6<br>32T | Commercial<br>(0°C to 70°C)   |
|              | 25       | 0.1     | AT27C020-15JI<br>AT27C020-15PI<br>AT27C020-15TI | 32J<br>32P6<br>32T | Industrial<br>(-40°C to 85°C) |



| Package Type |                                                          |  |  |  |
|--------------|----------------------------------------------------------|--|--|--|
| 32J          | 32 Lead, Plastic J-Leaded Chip Carrier (PLCC)            |  |  |  |
| 32P6         | 32 Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) |  |  |  |
| 32T          | 32 Lead, Plastic Thin Small Outline Package (TSOP)       |  |  |  |