## **Dual PLL Frequency Synthesizer** ## **Preliminary Technical Data** ### ADF4206/ADF4207/ADF4208 #### **FEATURES** ADF4206: 500MHz/500MHz ADF4207: 1.1GHz/1.1GHz ADF4208: 2.0GHz/1.1GHz +2.7 V to +5.5 V Power Supply Selectable Charge Pump Currents Selectable Dual Modulus Prescaler 3-Wire Serial Interface Power Down Mode #### **APPLICATIONS** Portable Wireless Communications (PCS/PCN, Cordless) Cordless and Cellular Telephone Systems Wireless Local Area Networks (WLANs) Cable TV Tuners (CATV) Pagers #### GENERAL DESCRIPTION The ADF4206/ADF4207/ADF4208 is a dual frequency synthesizer which can be used to implement local oscillators in the up-conversion and down-conversion sections of wireless receivers and transmitters. They consist of a low-noise digital PFD (Phase Frequency Detector), a precision charge pump, a programmable reference divider, programmable A and B counters and a dual-modulus prescaler (P/P+1). The A (6-bit) and B (11-bit) counters, in conjunction with the dual modulus prescaler (P/P+1), implement an N divider (N= BP+A). In addition, the 14-bit reference counter (R Counter), allows selectable REFIN frequencies at the PFD input. A complete PLL (Phase-Locked Loop) can be implemented if the synthesizers are used with an external loop filter and VCO's (Voltage Controlled Oscillators) Control of all the on-chip registers is via a simple 3-wire interface. The devices operate with a 3V ( $\pm$ 10%) or 5V( $\pm$ 10%) power supply and can be powered down when not in #### **FUNCTIONAL BLOCK DIAGRAM** REV.PrD 07/99 © Analog Devices, Inc., 1999 # $\label{eq:add_continuity} ADF4206/07/08 - SPECIFICATIONS^{1} \begin{subarray}{l} (V_{DD} = +3 \ V \pm 10\%, \ +5 \ V \pm 10\%; \ V_{P} = V_{DD}, \ +5 \ V \pm 10\%; \ T_{A} = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted) \end{subarray}$ | Parameter | B Version | BChips | Units | Test Conditions/Comments | |----------------------------------------------------|-----------------------|-----------------------|-------------|-------------------------------------------------------------------| | RF CHARACTERISTICS | | | | | | RF 1 Input Frequency (RF1 <sub>IN</sub> ) | | | | | | ADF4206 | 50/500 | 50/500 | MHz min/max | | | ADF4207 | 0.05/1.1 | 0.05/1.1 | GHz min/max | | | ADF4208 | 0.1/2.0 | 0.1/2.0 | GHz min/max | | | RF 2 Input Frequency (RF2 <sub>IN</sub> ) | | | | | | ADF4206 | 50/500 | 50/500 | MHz min/max | | | ADF4207 | 0.05/1.1 | 0.05/1.1 | GHz min/max | | | ADF4208 | 0.05/1.1 | 0.05/1.1 | GHz min/max | | | Reference Input Frequency | 5/40 | 5/40 | MHz min/max | | | Phase Detector Frequency | 10 | 10 | MHz max | | | RF Input Sensitivity | -15/0 | -15/0 | dBm min/max | 3V Power Supply | | in input sonsitivity | -10/0 | -10/0 | dBm min/max | 5V Power Supply | | Reference Input Sensitivity | -5 | -5 | dBm min | ov rower suppry | | | | | | | | CHARGE PUMP | | | | | | I <sub>CP</sub> sink/source | _ | ~ | | | | High Value | 5 | 5 | mA typ | | | Low Value | 625 | 625 | μA typ | | | I <sub>CP</sub> Three State Current | 1 | 1 | nA max | 0.517 17 17 0.5 | | Sink and Source Current Matching | 2 | 2 | % typ | $0.5 \text{V} < \text{V}_{\text{CP}} < \text{V}_{\text{P}} - 0.5$ | | $I_{CP}$ vs. $V_{CP}$ | 2 | 2 | % typ | $0.5 \text{V} < \text{V}_{\text{CP}} < \text{V}_{\text{P}} - 0.5$ | | I <sub>CP</sub> vs. Temperature | 2 | 2 | % typ | $V_{\rm CP} = V_{\rm P}/2$ | | LOGIC INPUTS | LV.V | | | | | V <sub>INH</sub> , Input High Voltage | $0.8*V_{\mathrm{CC}}$ | $0.8*V_{CC}$ | V min | | | V <sub>INL</sub> , Input Low Voltage | 0.2*V <sub>CC</sub> | $0.2*V_{CC}$ | V max | | | I <sub>INH</sub> /I <sub>INL</sub> , Input Current | ±1 | ±1 | μA max | | | C <sub>IN</sub> , Input Capacitance | 10 | 10 | pF max | | | Oscillator Input Current | ±100 | ±100 | μA max | | | LOGIC OUTPUTS | | | | | | V <sub>OH</sub> , Output High Voltage | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> - 0.4 | V min | $I_{OH} = 1mA$ | | V <sub>OL</sub> , Output Tright Voltage | 0.4 | 0.4 | V max | $I_{OL} = 1 \text{mA}$ | | | 0.4 | 0.4 | VIIIdA | IOT – IIIIA | | POWER SUPPLIES | | | | | | $V_{\mathrm{DD}}1$ | 2.7/5.5 | 2.7/5.5 | V min/V max | | | $ m V_{DD}2$ | V <sub>CC</sub> 1 | | | | | $V_P$ | $V_{\rm CC}1/5.5$ | $V_{\rm CC}1/5.5$ | V min/V max | | | $I_{ m DD}$ | | | | | | ADF4206 | 4.0 | 4.0 | mA max | | | ADF4207 | 4.5 | 4.5 | mA max | | | ADF4208 | 5.0 | 5.0 | mA max | | | Low Power Sleep Mode | 1 | 1 | μA typ | | -2- REV.PrD 07/99 # $\begin{tabular}{ll} ADF4206/07/08 - SPECIFICATIONS & 1 & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & V_P = V_{DD}, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%; & (V_{DD} = +3 & V \pm 10\%, +5 & V \pm 10\%$ | Parameter | <b>B</b> Version | BChips | Units | Test Conditions/Comments | |------------------------------------------------|------------------|---------|------------|------------------------------------------------------------| | NOISE CHARACTERISTICS | | | | | | Phase Noise Floor | -173 | -173 | dBc/Hz typ | @ 25kHz PFD Frequency | | | -165 | -165 | dBc/Hz typ | @ 200kHz PFD Frequency | | Phase Noise Performance <sup>2</sup> | | | | @ VCO Output | | ADF4206 (RF1, RF2) <sup>3</sup> | -97 | -97 | dBc/Hz typ | _ | | ADF4207 (RF1, RF2), ADF4208 (RF2) <sup>4</sup> | -91 | -91 | dBc/Hz typ | | | ADF4207 (RF1, RF2), ADF4208 (RF2) <sup>5</sup> | -82 | -82 | dBc/Hz typ | | | ADF4208 (RF1) <sup>6</sup> | -85 | -85 | dBc/Hz typ | | | ADF4208 (RF1) <sup>7</sup> | -66 | -66 | dBc/Hz typ | | | Spurious Signals | | | | Measured at offset of f <sub>PFD</sub> , 2f <sub>PFD</sub> | | ADF4206 (RF1, RF2) <sup>3</sup> | tbd/tbd | tbd/tbd | dB typ | | | ADF4207 (RF1, RF2), ADF4208 (RF2) <sup>4</sup> | tbd/tbd | tbd/tbd | dB typ | | | ADF4207 (RF1, RF2), ADF4208 (RF2) <sup>5</sup> | tbd/tbd | tbd/tbd | dB typ | | | ADF4208 (RF1) <sup>6</sup> | tbd/tbd | tbd/tbd | dB typ | | | ADF4208 (RF1) <sup>7</sup> | tbd/tbd | tbd/tbd | dB typ | | #### NOTES - Operating temperature range is as follows: B Version: -40°C to +85°C. - The phase noise is measured with the EVAL-ADF4206/7EB or the EVAL-ADF4208EB Evaluation Boards and the HP8562E Spectrum Analyzer. The spectrum analyzer provides the REFIN for the synthesizer. ( $f_{REFOUT}$ = 10MHz @ 0dBm) - 3. $f_{REFIN} = 10$ MHz; $f_{PFD} = 200$ kHz; Offset frequency = 1 kHz; $f_{RF} = 460$ MHz; N = 2300; Loop B/W = 20kHz 4. $f_{REFIN} = 10$ MHz; $f_{PFD} = 200$ kHz; Offset frequency = 1 kHz; $f_{RF} = 900$ MHz; N = 4500; Loop B/W = 12kHz - 5. $f_{REFIN}=10$ MHz; $f_{PFD}=30$ kHz; Offset frequency = 1 kHz; $f_{RF}=836$ MHz; N=27867; Loop B/W = 3kHz 6. $f_{REFIN}=10$ MHz; $f_{PFD}=200$ kHz; Offset frequency = 1 kHz; $f_{RF}=1880$ MHz; N=9400; Loop B/W = 20kHz 7. $f_{REFIN}=10$ MHz; $f_{PFD}=10$ kHz; Offset frequency = 250Hz; $f_{RF}=1880$ MHz; N=188000; Loop B/W = 1kHz Specifications subject to change without notice. -2- REV.PrD 07/99 ## Preliminary Technical Data ### ADF4206/ADF4207/ADF4208 TIMING CHARACTERISTICS ( $V_{DD} = +5 \text{ V}$ 10%, $+3 \text{ V} \pm 10\%$ ; GND = 0 V, unless otherwise noted) | Parameter | Limit at T <sub>MIN</sub> to T <sub>MAX</sub> (B Version) | Units | Test Conditions/Comments | |-----------------------|-----------------------------------------------------------|--------|---------------------------| | $t_1$ | 50 | ns min | DATA to CLOCK Set Up Time | | $t_2$ | 10 | ns min | DATA to CLOCK Hold Time | | $t_3$ | 50 | ns min | CLOCK High Duration | | $t_4$ | 50 | ns min | CLOCK Low Duration | | $t_5$ | 50 | ns min | CLOCK to LE Set Up Time | | <u>t</u> <sub>6</sub> | 50 | ns min | LE Pulse Width | #### NOTE Guaranteed by Design but not Production Tested. Figure 1. Timing Diagram #### ABSOLUTE MAXIMUM RATINGS1, 2 $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ | $V_{DD}$ to GND | $-0.3 \text{ V to V}_{P} + 0.3 \text{ V}$ | |-----------------------------|-------------------------------------------| | $V_P$ to GND | 0.3 V to +7 V | | $V_P$ to $V_{DD}$ | | | Digital I/O Voltage to GND | 0.3 V to $V_{CC}+0.3$ V | | Analog I/O Voltage to GND | 0.3 V to $V_P+0.3~V$ | | Operating Temperature Range | | | Industrial (B Version) | $-40^{\circ}$ C to $+85^{\circ}$ C | | Storage Temperature Range | $-65^{\circ}$ C to $+150^{\circ}$ C | Storage Temperature Range ... $-65^{\circ}$ C to $+150^{\circ}$ C Maximum Junction Temperature ... $+150^{\circ}$ C TSSOP $\theta_{JA}$ Thermal Impedance ... TBD°C/W | I | Lead Temperature, Soldering | | |---|-----------------------------|--------| | | Vapor Phase (60 sec) | +215°C | | | Infrared (15 sec) | +220°C | - Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. This device is a high-performance RF integrated circuit with an ESD rating of < 2kV and it is ESD sensitive. Proper precautions should be taken for handling and assembly. #### **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this device features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### **ORDERING GUIDE** | Model | Temperature Range | Package Option* | |---------------|------------------------------------|-----------------| | ADF4206BRU | -40°C to +85°C | RU-16 | | ADF4206BCHIPS | $-40^{\circ}$ C to $+85^{\circ}$ C | | | ADF4207BRU | $-40^{\circ}$ C to $+85^{\circ}$ C | RU-16 | | ADF4207BCHIPS | $-40^{\circ}$ C to $+85^{\circ}$ C | | | ADF4208BRU | $-40^{\circ}$ C to $+85^{\circ}$ C | RU-20 | | ADF4208BCHIPS | $-40^{\circ}$ C to $+85^{\circ}$ C | | <sup>\*</sup>RU = Thin Shrink Small Outline Package (TSSOP). #### PIN DESCRIPTION | Mnemonic | Function | | | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | V <sub>DD</sub> 1 | Positive power supply for the RF1 section. A $0.1\mu F$ capacitor should be connected between this pin and the RF1 ground pin, DGND <sub>RF1</sub> . V <sub>DD</sub> 1 should have a value of $+5V \pm 10\%$ or $+3V \pm 10\%$ . V <sub>DD</sub> 1 must have the same potential as V <sub>DD</sub> 2. | | | | V <sub>P</sub> 1 | Power supply for the RF1 charge pump. This should be greater than or equal to $V_{\rm DD}$ . | | | | CP <sub>RF1</sub> | Output from the RF1 charge pump. This is normally connected to a loop filter which drives the input to an external VCO. | | | | $DGND_{RF1}$ | Ground pin for the RF1 digital circuitry. | | | | RF1 <sub>IN</sub> A/RF1 <sub>IN</sub> | Input to the RF1 Prescaler. This low-level input signal is normally taken from the RF1 VCO. | | | | RF1 <sub>IN</sub> B | Complementary Input to the RF1 Prescaler of the ADF4208. This point should be decoupled to the ground plane with a small bypass capacitor. If this is not done then there will be some degradation in RF sensitivity. | | | | $AGND_{RF1}$ | Ground pin for the RF1 analog circuitry. | | | | OSC <sub>IN</sub> | Oscillator Input. It has a $V_{\rm DD}/2$ threshold and can be driven from an external CMOS or TTL logic gate. | | | | OSC <sub>OUT</sub> | Oscillator output. | | | | MUXOUT | This multiplexer output allows either the IF/RF Lock Detect, the scaled RF or the scaled Reference Frequency to be accessed externally. | | | | CLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 22-bit shift register on the CLK rising edge. This input is a high impedance CMOS input. | | | | DATA | Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a high impedance CMOS input. | | | | LE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits. | | | | $AGND_{RF2}$ | Ground pin for the RF2 analog circuitry. | | | | RF2 <sub>IN</sub> B | Complementary Input to the RF2 Prescaler. This point should be decoupled to the ground plane with a small bypass capacitor. If this is not done then there will be some degradation in RF2 sensitivity. | | | | RF2 <sub>IN</sub> A/RF2 <sub>IN</sub> | Input to the RF2 Prescaler. This low-level input signal is normally taken from the RF2 VCO. | | | | $\mathrm{DGND}_{\mathrm{RF2}}$ | Ground pin for the RF2, digital, interface and control circuitry. | | | | $CP_{RF2}$ | Output from the RF2 charge pump. This is normally connected to a loop filter which drives the input to an external VCO. | | | | $V_P2$ | Power supply for the RF2 charge pump. This should be greater than or equal to $V_{\rm DD}$ . | | | | $V_{DD}2$ | Positive power supply for the RF2, interface and oscillator sections. A $0.1\mu F$ capacitor should be connected between this pin and the RF2 ground pin, DGND <sub>RF2</sub> . $V_{DD}2$ should have a value of $+5V \pm 10\%$ or $+3V \pm 10\%$ . $V_{DD}2$ must have the same potential as $V_{DD}1$ . | | | #### PIN CONFIGURATIONS