# **RF PLL Frequency Synthesizers** ## ADF4116/ADF4117/ADF4118 **FEATURES** ADF4116: 550 MHz ADF4117: 1.2 GHz ADF4118: 3.0 GHz 2.7 V to 5.5 V Power Supply Separate $V_P$ Allows Extended Tuning Voltage in 3 V Systems **Selected Charge Pump Currents** **Dual Modulus Prescaler** ADF4116: 8/9 ADF4117/ADF4118: 32/33 3-Wire Serial Interface **Digital Lock Detect** Power-Down Mode **Fast Lock Mode** **APPLICATIONS** Base Stations for Wireless Radio (GSM, PCS, DCS, CDMA, WCDMA) Wireless Handsets (GSM, PCS, DCS, CDMA, WCDMA) Wireless LANS **Communications Test Equipment** **CATV** Equipment ### **GENERAL DESCRIPTION** The ADF4116 family of frequency synthesizers can be used to implement local oscillators in the up-conversion and down-conversion sections of wireless receivers and transmitters. They consist of a low-noise digital PFD (Phase Frequency Detector), a precision charge pump, a programmable reference divider, programmable A and B counters and a dual-modulus prescaler (P/P+1). The A (5-bit) and B (13-bit) counters, in conjunction with the dual modulus prescaler (P/P+1), implement an N divider (N = BP+A). In addition, the 14-bit reference counter (R Counter), allows selectable REFIN frequencies at the PFD input. A complete PLL (Phase-Locked Loop) can be implemented if the synthesizer is used with an external loop filter and VCO (Voltage Controlled Oscillator). Control of all the on-chip registers is via a simple 3-wire interface. The devices operate with a power supply ranging from 2.7 V to 5.5 V and can be powered down when not in use. ### FUNCTIONAL BLOCK DIAGRAM REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2000 # ADF4116/ADF4117/ADF4118—SPECIFICATIONS<sup>1</sup> $(AV_{DD}=DV_{DD}=3~V~\pm~10\%,~5~V~\pm~10\%;~AV_{DD}\leq V_{P}\leq 6.0~V;~AGND=DGND=CPGND=0~V;~T_{A}=T_{MIN}~to~T_{MAX}~unless~otherwise~noted)$ | Parameter | <b>B</b> Version | B Chips <sup>2</sup> | Unit | Test Conditions/Comments | | | | | |--------------------------------------------------------------------------------------------|-----------------------------------|----------------------|-----------------------------------------|------------------------------------------------------------------------|--|--|--|--| | RF CHARACTERISTICS | | | | | | | | | | RF Input Frequency | | | | See Figure 22 for Input Circuit | | | | | | ADF4116 | 45/550 | 45/550 | MHz min/max | | | | | | | ADF4117 | 0.045/1.2 | 0.045/1.2 | GHz min/max | | | | | | | ADF4118 | 0.1/3.0 | 0.1/3.0 | GHz min/max | Input Level = $-10 \text{ dBm}$ | | | | | | ADF4118 | 0.2/3.0 | 0.2/3.0 | GHz min/max | | | | | | | Maximum Allowable | | | | | | | | | | Prescaler Output Frequency <sup>3</sup> | 165 | 165 | MHz max | $AV_{DD}$ , $DV_{DD} = 3 V$ | | | | | | • • | 200 | 200 | MHz max | $AV_{DD}$ , $DV_{DD} = 5 V$ | | | | | | RF Input Sensitivity | -15/0 | -15/0 | dBm min/max | $AV_{DD} = 3 V$ | | | | | | r | -10/0 | -10/0 | dBm min/max | $AV_{DD} = 5 V$ | | | | | | | | | | - DD | | | | | | REFIN CHARACTERISTICS | - / | | | | | | | | | Reference Input Frequency | 0/100 | 0/100 | MHz min/max | | | | | | | Reference Input Sensitivity <sup>4</sup> | -5/0 | -5/0 | dBm min/max | AC-Coupled. When DC-Coupled: | | | | | | | | | | 0 to V <sub>DD</sub> Max (CMOS Compatible) | | | | | | REFIN Input Capacitance | 10 | 10 | pF max | | | | | | | REFIN Input Current | $\pm 100$ | ±100 | μA max | | | | | | | PHASE DETECTOR FREQUENCY <sup>5</sup> | 55 | 55 | MHz max | | | | | | | CHARGE PUMP | | | | | | | | | | I <sub>CP</sub> Sink/Source | | | | | | | | | | High Value | 1 | 1 | mA typ | | | | | | | Low Value | 250 | 250 | | | | | | | | | | | μA typ | | | | | | | Absolute Accuracy | 2.5 | 2.5 | % typ | | | | | | | I <sub>CP</sub> Three-State Leakage Current | 1 | 1 | nA max | | | | | | | Sink and Source Current Matching | 3 | 3 | % typ | $0.5 \text{ V} \le \text{V}_{\text{CP}} \le \text{V}_{\text{P}} - 0.5$ | | | | | | $I_{CP}$ vs. $V_{CP}$ | 2 | 2 | % typ | $0.5 \text{ V} \le \text{V}_{\text{CP}} \le \text{V}_{\text{P}} - 0.5$ | | | | | | $I_{CP}$ vs. Temperature | 2 | 2 | % typ | $V_{\rm CP} = V_{\rm P}/2$ | | | | | | LOGIC INPUTS | | | | | | | | | | V <sub>INH</sub> , Input High Voltage | $0.8 \times \mathrm{DV_{DD}}$ | $0.8 \times DV_{DD}$ | V min | | | | | | | V <sub>INL</sub> , Input Low Voltage | $0.2 \times DV_{DD}$ | $0.2 \times DV_{DD}$ | V max | | | | | | | I <sub>INH</sub> /I <sub>INL</sub> , Input Current | ±1 | ±1 | μA max | | | | | | | C <sub>IN</sub> , Input Capacitance | 10 | 10 | pF max | | | | | | | Reference Input Current | ±100 | ±100 | µA max | | | | | | | | ±100 | ±100 | μιιπαχ | | | | | | | LOGIC OUTPUTS | D11 0.4 | D11 0.4 | | | | | | | | V <sub>OH</sub> , Output High Voltage | $\mathrm{DV}_{\mathrm{DD}} - 0.4$ | $DV_{DD} - 0.4$ | V min | $I_{OH} = 500 \mu A$ | | | | | | V <sub>OL</sub> , Output Low Voltage | 0.4 | 0.4 | V max | $I_{OL} = 500 \mu A$ | | | | | | POWER SUPPLIES | | | | | | | | | | $\mathrm{AV}_{\mathrm{DD}}$ | 2.7/5.5 | 2.7/5.5 | V min/V max | | | | | | | $\mathrm{DV}_{\mathrm{DD}}$ | $AV_{\mathrm{DD}}$ | AV <sub>DD</sub> | | | | | | | | $V_{\rm P}$ | $AV_{DD}/6.0$ | $AV_{DD}/6.0$ | V min/V max | $AV_{DD} \le V_P \le 6.0 \text{ V}$ | | | | | | $I_{\mathrm{DD}}^{6} \left( \mathrm{AI}_{\mathrm{DD}} + \mathrm{DI}_{\mathrm{DD}} \right)$ | - <b>1</b> ,00,0.0 | יעט יעט ייני | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | See Figure 20 | | | | | | ADF4116 | 5.5 | 4.5 | mA max | 4.5 mA Typical | | | | | | | | | | | | | | | | ADF4117 | 5.5 | 4.5 | mA max | 4.5 mA Typical | | | | | | ADF4118 | 7.5 | 6.5 | mA max | 6.5 mA Typical | | | | | | I <sub>P</sub> | 0.4 | 0.4 | mA max | $T_A = 25^{\circ}C$ | | | | | | Low-Power Sleep Mode | 1 | 1 | μA typ | | | | | | -2- REV. 0 | Parameter | B Version | B Chips <sup>2</sup> | Unit | Test Conditions/Comments | |----------------------------------------|-----------|----------------------|------------|---------------------------------------------| | NOISE CHARACTERISTICS | | | | | | ADF4118 Phase Noise Floor <sup>7</sup> | -170 | -170 | dBc/Hz typ | @ 25 kHz PFD Frequency | | | -162 | -162 | dBc/Hz typ | @ 200 kHz PFD Frequency | | Phase Noise Performance <sup>8</sup> | | | | @ VCO Output | | ADF4116 <sup>9</sup> 540 MHz Output | -89 | -89 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency | | ADF4117 <sup>10</sup> 900 MHz Output | -87 | -87 | dBc/Hz typ | Note 15 | | ADF4118 <sup>10</sup> 900 MHz Output | -90 | -90 | dBc/Hz typ | Note 15 | | ADF4117 <sup>11</sup> 836 MHz Output | -78 | -78 | dBc/Hz typ | @ 300 Hz Offset and 30 kHz PFD Frequency | | ADF4118 <sup>12</sup> 1750 MHz Output | -85 | -85 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency | | ADF4118 <sup>13</sup> 1750 MHz Output | -65 | -65 | dBc/Hz typ | @ 200 Hz Offset and 10 kHz PFD Frequency | | ADF4118 <sup>14</sup> 1960 MHz Output | -84 | -84 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency | | Spurious Signals | | | | | | ADF4116 <sup>9</sup> 540 MHz Output | -88/-99 | -88/-99 | dBc typ | @ 200 kHz/400 kHz and 200 kHz PFD Frequency | | ADF4117 <sup>10</sup> 900 MHz Output | -90/-104 | -90/-104 | dBc typ | Note 15 | | ADF4118 <sup>10</sup> 900 MHz Output | -91/-100 | -91/-100 | dBc typ | Note 15 | | ADF4117 <sup>11</sup> 836 MHz Output | -80/-84 | -80/-84 | dBc typ | @ 30 kHz/60 kHz and 30 kHz PFD Frequency | | ADF4118 <sup>12</sup> 1750 MHz Output | -88/-90 | -88/-90 | dBc typ | @ 200 kHz/400 kHz and 200 kHz PFD Frequency | | ADF4118 <sup>13</sup> 1750 MHz Output | -65/-73 | -65/-73 | dBc typ | @ 10 kHz/20 kHz and 10 kHz PFD Frequency | | ADF4118 <sup>14</sup> 1960 MHz Output | -80/-86 | -80/-86 | dBc typ | @ 200 kHz/400 kHz and 200 kHz PFD Frequency | ### NOTES Specifications subject to change without notice. $\begin{array}{l} \textbf{TIMING CHARACTERISTICS}^1 & (AV_{DD} = DV_{DD} = 3 \ V \ \pm \ 10\%, \ 5 \ V \ \pm \ 10\%; \ AV_{DD} \le V_P < 6.0 \ V; \ AGND = DGND = CPGND = 0 \ V; \\ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted) \end{array}$ | Parameter | Limit at $T_{MIN}$ to $T_{MAX}$ (B Version) | Unit | Test Conditions/Comments | |----------------|---------------------------------------------|--------|--------------------------| | $t_1$ | 10 | ns min | DATA to CLOCK Setup Time | | $t_2$ | 10 | ns min | DATA to CLOCK Hold Time | | $t_3$ | 25 | ns min | CLOCK High Duration | | $t_4$ | 25 | ns min | CLOCK Low Duration | | t <sub>5</sub> | 10 | ns min | CLOCK to LE Setup Time | | $t_6$ | 20 | ns min | LE Pulsewidth | Specifications subject to change without notice. REV. 0 -3- <sup>&</sup>lt;sup>1</sup>Operating temperature range is as follows: B Version: -40°C to +85°C. <sup>&</sup>lt;sup>2</sup>The B Chip specifications are given as typical values. <sup>&</sup>lt;sup>3</sup>This is the maximum operating frequency of the CMOS counters. $<sup>{}^{4}\</sup>text{AV}_{\text{DD}} = \text{DV}_{\text{DD}} = 3 \text{ V}$ ; for $\text{AV}_{\text{DD}} = \text{DV}_{\text{DD}} = 5 \text{ V}$ , use CMOS-compatible levels. <sup>&</sup>lt;sup>5</sup>Guaranteed by design. Sample tested to ensure compliance. $<sup>^{6}</sup>$ AV<sub>DD</sub> = DV<sub>DD</sub> = 3 V; RF<sub>IN</sub> for ADF4116 = 540 MHz; RF<sub>IN</sub> for ADF4117, ADF4118 = 900 MHz. <sup>&</sup>lt;sup>7</sup>The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log N (where N is the N divider value). <sup>&</sup>lt;sup>8</sup>The phase noise is measured with the EVAL-ADF411xEB Evaluation Board and the HP8562E Spectrum Analyzer. The spectrum analyzer provides the REFIN for the synthesizer ( $f_{REFOUT}$ = 10 MHz @ 0 dBm). $<sup>{}^{9}</sup>f_{REFIN} = 10 \text{ MHz}$ ; $f_{PFD} = 200 \text{ kHz}$ ; Offset frequency = 1 kHz; $f_{RF} = 540 \text{ MHz}$ ; N = 2700; Loop B/W = 20 kHz. $<sup>^{10}</sup>f_{REFIN} = 10$ MHz; $f_{PFD} = 200$ kHz; Offset frequency = 1 kHz; $f_{RF} = 900$ MHz; N = 4500; Loop B/W = 20 kHz. $<sup>^{11}</sup>f_{REFIN} = 10 \text{ MHz}$ ; $f_{PFD} = 30 \text{ kHz}$ ; Offset frequency = 300 Hz; $f_{RF} = 836 \text{ MHz}$ ; N = 27867; Loop B/W = 3 kHz. $<sup>^{12}</sup>f_{REFIN} = 10 \text{ MHz}$ ; $f_{PFD} = 200 \text{ kHz}$ ; Offset frequency = 1 kHz; $f_{RF} = 1750 \text{ MHz}$ ; N = 8750; Loop B/W = 20 kHz. $<sup>^{13}</sup>$ f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 10 kHz; Offset frequency = 200 Hz; f<sub>RF</sub> = 1750 MHz; N = 175000; Loop B/W = 1 kHz. $<sup>^{14}{</sup>m f_{REFIN}} = 10~{ m MHz}; \, { m f_{PFD}} = 200~{ m kHz}; \, { m Offset frequency} = 1~{ m kHz}; \, { m f_{RF}} = 1960~{ m MHz}; \, { m N} = 9800; \, { m Loop B/W} = 20~{ m kHz}.$ <sup>&</sup>lt;sup>15</sup>Same conditions as above. <sup>&</sup>lt;sup>1</sup>Guaranteed by design but not production tested. ### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup> $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ | (-A | |-------------------------------------------------------------------------------| | $AV_{DD}$ to $GND^3$ $\ldots$ $-0.3$ V to +7 V | | $AV_{DD}$ to $DV_{DD}$ 0.3 V to +0.3 V | | $V_P$ to GND | | $V_P$ to $AV_{DD}$ | | Digital I/O Voltage to GND $\dots -0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ | | Analog I/O Voltage to GND $\dots -0.3 \text{ V}$ to $V_P + 0.3 \text{ V}$ | | Operating Temperature Range | | Industrial (B Version)40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Maximum Junction Temperature 150°C | | TSSOP $\theta_{JA}$ Thermal Impedance 150.4°C/W | | CSP $\theta_{JA}$ Thermal Impedance | | (Paddle Soldered) 122°C/W | | (Paddle Not Soldered) | | | | Lead Temperature, Soldering | | |-----------------------------|-------| | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | #### NOTES <sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup> This device is a high-performance RF integrated circuit with an ESD rating of < 2 kV and it is ESD sensitive. Proper precautions should be taken for handling and assembly. ### TRANSISTOR COUNT 6425 (CMOS) and 303 (Bipolar). Figure 1. Timing Diagram ### CAUTION\_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADF4116/ADF4117/ADF4118 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option* | |------------|-------------------|-------------------------------------------|-----------------| | ADF4116BRU | −40°C to +85°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | ADF4116BCP | −40°C to +85°C | Chip Scale Package | CP-20 | | ADF4117BRU | −40°C to +85°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | ADF4117BCP | −40°C to +85°C | Chip Scale Package | CP-20 | | ADF4118BRU | −40°C to +85°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | ADF4118BCP | −40°C to +85°C | Chip Scale Package | CP-20 | <sup>\*</sup>Contact the factory for chip availability. \_ REV. 0 $<sup>^{3}</sup>$ GND = AGND = DGND = 0 V. ### PIN FUNCTION DESCRIPTIONS | Pin No. | Mnemonic | Function | |---------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $FL_O$ | Fast Lock Switch Output. This can be used to switch an external resistor to change the loop filter bandwidth. This will speed up locking of the PLL. | | 2 | CP | Charge Pump Output. When enabled, this provides the $\pm I_{CP}$ to the external loop filter, which in turn drives the external VCO. | | 3 | CPGND | Charge Pump Ground. This is the ground return path for the charge pump. | | 4 | AGND | Analog Ground. This is the ground return path for the prescaler. | | 5 | $RF_{IN}B$ | Complementary Input to the RF Prescaler. This point should be decoupled to the ground plane with a small bypass capacitor, typically 100 pF. See Figure 22. | | 6 | $RF_{IN}A$ | Input to the RF Prescaler. This small signal input is normally ac-coupled from the VCO. | | 7 | $AV_{ m DD}$ | Analog Power Supply. This may range from 2.7 V to 5.5 V. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. $AV_{DD}$ must be the same value as $DV_{DD}$ . | | 8 | $REF_{IN}$ | Reference Input. This is a CMOS input with a nominal threshold of $V_{DD}/2$ and an equivalent input resistance of 100 k $\Omega$ . See Figure 21. The oscillator input can be driven from a TTL or CMOS crystal oscillator or it can be ac-coupled. | | 9 | DGND | Digital Ground. | | 10 | CE | Chip Enable. A logic low on this pin powers down the device and puts the charge pump output into three-state mode. Taking the pin high will power up the device depending on the status of the power-down bit F2. | | 11 | CLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 21-bit shift register on the CLK rising edge. This input is a high impedance CMOS input. | | 12 | DATA | Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a high impedance CMOS input. | | 13 | LE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits. | | 14 | MUXOUT | This multiplexer output allows either the Lock Detect, the scaled RF or the scaled Reference Frequency to be accessed externally. | | 15 | $\mathrm{DV}_{\mathrm{DD}}$ | Digital Power Supply. This may range from 2.7 V to 5.5 V. Decoupling capacitors to the digital ground plane should be placed as close as possible to this pin. $DV_{DD}$ must be the same value as $AV_{DD}$ . | | 16 | $V_{P}$ | Charge Pump Power Supply. This should be greater than or equal to $V_{DD}$ . In systems where $V_{DD}$ is 3 V, it can be set to 5 V and used to drive a VCO with a tuning range of up to 6 V. | ### PIN CONFIGURATIONS TSSOP Chip Scale Package REV. 0 \_5\_ ## ADF4116/ADF4117/ADF4118—Typical Performance Characteristics Table I. S-Parameter Data for the ADF4118 RF Input (Up to 1.8 GHz) | FREQ-<br>UNIT<br>GHZ | PARA<br>TYPE<br>S | | DAT<br>FOR<br>MA | TA-<br>RMAT | | WORD<br>EDANCE-<br>IS<br>50 | |--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FREQ | MagS11 | AngS11 | | FREQ | MagS11 | AngS11 | | 0.05<br>0.10<br>0.15<br>0.20<br>0.25<br>0.30<br>0.35<br>0.40<br>0.45<br>0.50<br>0.55<br>0.60<br>0.65<br>0.70 | 0.89207<br>0.8886<br>0.89022<br>0.96323<br>0.90566<br>0.90307<br>0.89318<br>0.89806<br>0.89565<br>0.88538<br>0.89699<br>0.8927<br>0.87797<br>0.90765<br>0.88526 | -2.0571<br>-4.4427<br>-6.3212<br>-2.1393<br>-12.13<br>-13.52<br>-15.746<br>-18.056<br>-19.693<br>-22.246<br>-24.336<br>-25.948<br>-28.457<br>-29.735<br>-31.879<br>-32.681 | | 1.00<br>1.05<br>1.10<br>1.15<br>1.10<br>1.15<br>1.20<br>1.25<br>1.30<br>1.35<br>1.40<br>1.45<br>1.50<br>1.55<br>1.60 | 0.92087<br>0.93788<br>0.9512<br>0.93458<br>0.94782<br>0.96875<br>0.92216<br>0.93755<br>0.96178<br>0.94354<br>0.95189<br>0.97647<br>0.98619<br>0.95459 | -36.961<br>-39.343<br>-40.134<br>-43.747<br>-44.393<br>-46.937<br>-49.6<br>-51.884<br>-51.21<br>-53.55<br>-56.786<br>-58.781<br>-60.545<br>-61.43<br>-61.241<br>-64.051 | | 0.85<br>0.90 | 0.90357<br>0.92954 | -32.661<br>-31.522<br>-34.222 | | 1.70<br>1.75<br>1.80 | 0.98864<br>0.97399<br>0.97216 | -64.051<br>-66.19<br>-63.775 | Figure 2. Input Sensitivity (ADF4118) Figure 3. ADF4118 Phase Noise (900 MHz, 200 kHz, 20 kHz) -6- Figure 4. ADF4118 Integrated Phase Noise (900 MHz, 200 kHz, 35 kHz, Typical Lock Time: 200 μs) Figure 5. ADF4118 Integrated Phase Noise (900 MHz, 200 kHz, 20 kHz, Typical Lock Time: 400 µs) Figure 6. ADF4118 Reference Spurs (900 MHz, 200 kHz, 20 kHz) Figure 7. ADF4118 Reference Spurs (900 MHz, 200 kHz, 35 kHz) Figure 8. ADF4118 Phase Noise (1750 MHz, 30 kHz, 3 kHz) Figure 9. ADF4118 Integrated Phase Noise (1750 MHz, 30 kHz, 3 kHz) Figure 10. ADF4118 Reference Spurs (1750 MHz, 30 kHz, 3 kHz) Figure 11. ADF4118 Phase Noise (2800 MHz, 1 MHz, 100 kHz) Figure 12. ADF4118 Integrated Phase Noise (2800 MHz, 1 MHz, 100 kHz) REV. 0 -7- Figure 13. ADF4118 Reference Spurs (2800 MHz, 1 MHz, 100 kHz) Figure 14. ADF4118 Phase Noise (Referred to CP Output) vs. PFD Frequency Figure 15. ADF4118 Phase Noise vs. Temperature (900 MHz, 200 kHz, 20 kHz) Figure 16. ADF4118 Reference Spurs vs. Temperature (900 MHz, 200 kHz, 20 kHz) Figure 17. ADF4118 Reference Spurs (200 kHz) vs. $V_{TUNE}$ (900 MHz, 200 kHz, 20 kHz) Figure 18. ADF4118 Phase Noise vs. Temperature (836 MHz, 30 kHz, 3 kHz) -8- REV. 0 Figure 19. ADF4118 Reference Spurs vs. Temperature (836 MHz, 30 kHz, 3 kHz) Figure 20. DI<sub>DD</sub> vs. Prescaler Output Frequency (ADF4116, ADF4117, ADF4118) ## CIRCUIT DESCRIPTION REFERENCE INPUT SECTION The reference input stage is shown below in Figure 21. SW1 and SW2 are normally-closed switches. SW3 is normally-open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the REF $_{\rm IN}$ pin on power-down. Figure 21. Reference Input Stage ### RF INPUT STAGE The RF input stage is shown in Figure 22. It is followed by a 2-stage limiting amplifier to generate the CML clock levels needed for the prescaler. Figure 22. RF Input Stage ### PRESCALER (P/P + 1) The dual modulus prescale (P/P + 1), along with the A and B counters, enables the large division ratio, N, to be realized, (N = PB + A). The dual-modulus prescaler takes the CML clock from the RF input stage and divides it down to a manageable frequency for the CMOS A and B counters. The prescaler is programmable. It can be set in software to 8/9 for the ADF4116, and set to 32/33 for the ADF4117 and ADF4118. It is based on a synchronous 4/5 core. ### A AND B COUNTERS The A and B CMOS counters combine with the dual modulus prescaler to allow a wide ranging division ratio in the PLL feedback counter. The counters are specified to work when the prescaler output is 200 MHz or less. ### **Pulse Swallow Function** The A and B counters, in conjunction with the dual modulus prescaler make it possible to generate output frequencies which are spaced only by the Reference Frequency divided by R. The equation for the VCO frequency is as follows: $$f_{VCO} = [(P \times B) + A] \times f_{REFIN}/R$$ $f_{VCO}$ Output Frequency of external voltage controlled oscillator (VCO). P Preset modulus of dual modulus prescaler. B Preset Divide Ratio of binary 13-bit counter (3 to 8191). A Preset Divide Ratio of binary 5-bit swallow counter (0 to 31). $f_{REFIN}$ Output frequency of the external reference frequency oscillator. R Preset divide ratio of binary 14-bit programmable reference counter (1 to 16383). ### R COUNTER The 14-bit R counter allows the input reference frequency to be divided down to produce the input clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed. Figure 23. A and B Counters REV. 0 –9– ## PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 24 is a simplified schematic. The PFD includes a fixed delay element which sets the width of the antibacklash pulse. This is typically 3 ns. This pulse ensures that there is no dead zone in the PFD transfer function and gives a consistent reference spur level. Figure 24. PFD Simplified Schematic and Timing (In Lock) ### MUXOUT AND LOCK DETECT The output multiplexer on the ADF4116 family allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2 and M1 in the function latch. Table VI shows the full truth table. Figure 25 shows the MUXOUT section in block diagram form. Figure 25. MUXOUT Circuit #### Lock Detect MUXOUT can be programmed for two types of lock detect: Digital Lock Detect and Analog Lock Detect. Digital Lock Detect is active high. It is set high when the phase error on three consecutive phase detector cycles is less than 15 ns. It will stay set high until a phase error of greater than 25 ns is detected on any subsequent PD cycle. The N-channel open-drain analog lock detect should be operated with an external pull-up resistor of 10 k $\Omega$ nominal. When lock has been detected it is high with narrow low-going pulses. #### INPUT SHIFT REGISTER The ADF4116 family digital section includes a 21-bit input shift register, a 14-bit R counter and a ''-bit N counter, comprising a 5-bit A counter and a 13-bit B counter. Data is clocked into the 21-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs DB1, DB0 as shown in the timing diagram of Figure 1. The truth table for these bits is shown in Table VII. Table II shows a summary of how the latches are programmed. Table II. C2, C1 Truth Table | Cont | trol Bits<br> C1 | Data Latch | |------|-------------------|-------------------------------------| | 0 0 | 0 1 | R Counter<br>N Counter (A and B) | | 1 | 0 1 | Function Latch Initialization Latch | -10- REV. 0 ### Table III. ADF4116 Family Latch Summary ### REFERENCE COUNTER LATCH | LOCK<br>DETECT<br>PRECISION | TEST MODE BITS 14-BIT REFERENCE COUNTER, R | | | | | | | | | | | | CON <sup>-</sup> | | | | | |-----------------------------|--------------------------------------------|------|------|------|------|---------------------------------------------------------------|--|--|--|--|--|--|------------------|--|-----|--------|--------| | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 | | | | | | | | | DB1 | DB0 | | | LDP | T4 | Т3 | T2 | T1 | R14 | R14 R13 R12 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 C | | | | | | | | | | C2 (0) | C1 (0) | ### **AB COUNTER LATCH** | CP GAIN | 13-BIT B COUNTER | | | | | | | | | | | | 5-BIT | A COU | NTER | | CONTROL<br>BITS | | | | |---------|------------------|--------------------------------------------|------|------|------|------|------|------|------|------|-----|-----|-------|------------|------|-----|-----------------|-----|--------|--------| | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | G1 | B13 | B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 | | | | | | | | | | | | <b>A</b> 5 | A4 | А3 | A2 | A1 | C2 (0) | C1 (1) | ### **FUNCTION LATCH** | RESERVED | POWER-<br>DOWN 2 | F | RESERVE | ĒD | | TIMER COUNTER<br>CONTROL | | | FASTLOCK | RESERVED | FASTLOCK<br>ENABLE | CP<br>THREE-<br>STATE | PD<br>POLARITY | | MUXOUT<br>CONTRO | | POWER-<br>DOWN 1 | COUNT | | TROL<br>TS | |----------|------------------|------|---------|------|------|--------------------------|-----|-----|----------|----------|--------------------|-----------------------|----------------|-----|------------------|-----|------------------|-------|--------|------------| | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB15 DB14 DB13 DB12 | | | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | х | PD2 | х | х | х | TC4 | тсз | TC2 | TC1 | F6 | х | F4 | F3 | F2 | МЗ | M2 | M1 | PD1 | F1 | C2 (1) | C1 (0) | ### **INITIALIZATION LATCH** | RESERVED | POWER-<br>DOWN 2 | RESERVED | | | TIMER COUNTER<br>CONTROL | | | FASTLOCK<br>MODE | RESERVED | FASTLOCK<br>ENABLE<br>CP<br>THREE- | | PD<br>POLARITY | MUX | | • | POWER-<br>DOWN 1 | COUNT<br>RESETER | CONTROL<br>BITS | | | |----------|------------------|----------|------|------|--------------------------|------|------|------------------|----------|------------------------------------|-----|----------------|-----|-----|-----|------------------|------------------|-----------------|--------|--------| | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | х | PD2 | х | х | х | TC4 | тсз | TC2 | TC1 | F6 | х | F4 | F3 | F2 | МЗ | M2 | M1 | PD1 | F1 | C2 (1) | C1 (1) | REV. 0 -11- Table IV. Reference Counter Latch Map | LOCK<br>DETECT<br>PRECISION | | | ST<br>E BITS | | | 14-BIT REFERENCE COUNTER, R | | | | | | | | | | | | | | TROL<br>TS | | |-----------------------------|--------------------------------------------|-----------------|------------------------------|------|------|-----------------------------|------|------|-------|------|----------|----------|-----------|-----|--------------|-----|-----|-----|--------|------------|--| | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | | LDP | T4 | Т3 | T2 | T1 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2 (0) | C1 (0) | | | | | | | R | R14 | | R1 | 12 | | R3 | R3 R2 | | R1 I | | DIVIDE RATIO | | | | | | | | | | | | | | | | | 0 | | | | ••••••• 0 | | 0 | | 1 | | 1 | | | | | | | | | | | | ( | 0 | | 0 | 0 •••••• | | 0 | | 1 | | | 2 | 2 | | | | | | | | | 0 | | ) | 0 | 0 | | ••••• | 0 | 1 | | 1 | | 3 | | | | | | | | | | | ( | ) | 0 | 0 | •• | ••••• | 1 | | 0 | 0 | | 4 | | | | | | | | | | | | | • | • | ••••• | • | • | | • | • | | | | | | | | | | | | | | | | | | • | • | • | •• | ••••• | • | | • | • | • | | | | | | | | | | | | | | • | • | • | • | •••••• | • | | • | • | | • | | | | | | | | - | 1 | | 1 | •• | ••••• | | | 0 | 0 | 0 | | | | | | | | | | | | | | | | | . | 1 | 1 | 1 ••• | | ••••• | | | 0 | 1 | | 163 81 | | | | | | | | | | | | . | 1 | | 1 | • | ••••• | | 1 1 | | 0 | | 163 82 | | | | | | | | | | | | | 1 | 1 | 1 1 •••• | | 1 | | 1 | | 1 | | 163 83 | | | | <b>↓</b> | OBERA | BE SET<br>NORMA | ODE BIT<br>TO 0000<br>L OPER | FOR | LD | | | 7 | | | | | | | | | | | | | | | LDP | OPERA | | | | | | | - | | | | | | | | | | | | | | | 1 | 15ns MUST OCCUR BEFORE LOCK DETECT IS SET. | | | | | | | | | | | | | | | | | | | | | -12- REV. 0 Table V. AB Counter Latch Map | CP GAIN | 13-BIT B COUNTER | | | | | | | | | | | | | | 5-BI | | CONTROL<br>BITS | | | | |---------|----------------------------------------------|----------|-----------------|------|-------|--------|------|------|--------|----------|-----------------------------------------------------|---------|------------|-----------------------|--------|------------------|-----------------|--------------|-----------|--------| | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | G1 | B13 | B12 | B11 | B10 | В9 | В8 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | A5 | A4 | А3 | A2 | A1 | C2 (0) | C1 (1) | | | 1 | | | 1 | 1 | 1 | 1 | 1 | 1 | | | | l | 1 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | A COUN | TER | | | | | | | | | | | | | A5 | | A4<br>X | A3<br>0 | | A2<br>0 | A1<br>0 | | DIVIDE RA | | | | | | | | | | | | | | ^ | | X | 0 | | 0 | 1 | | 1 | | | | | | | | | | | | | ADF4116 | | | • | • | | • | • | | | | | | | | | | | | | | | ADITIO | Ή. | | • | • | | • | • | | • | | | | | | | | | | | | | | l x | | x | 1 | | 1 | 0 | | 6 | | | | | | | | | | | | | | x | | x | 1 | | 1 | 1 | | 7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | A5 | | <b>A</b> 4 | А3 | | A2 | A1 | | A COUNT | | | | | | | | | | | | | | 0 | | 0 | 0 | | 0 | 0 | | 0 | | | | | | | | | | | | | | 0 | | 0 | 0 | | 0 | 1 | | 1 | | | | | | | | | | | P | DF4117 | /ADF4118 | | | 0 | 0 | | 1 | 0 | | 2 | | | | | | | | | | | | | | ' | | • | • | | • | • | | • | | | | | | | | | | | | | | : | | • | • | | • | • | | • | | | | | | | | | | | | | | 1 | | 1 | 1 | | 0 | 1 | | 29 | | | | | | | | | | | | | | 1 | | 1 | 1 | | 1 | 0 | | 30 | | | | | | | | | | | | | | 1 | | 1 | 1 | | 1 | 1 | | 31 | | | | | 313 | <b>▼</b><br>B12 | | B11 ' | ••••• | В: | • | B2 | B1 | P COI | INTER | NVIDE B | ATIO | | | | | | | | | - | 0 | 0 | | | ••••• | | | 0 | 1 | | NOT AL | DIVIDE R | ATIO | | | | | | | | | | 0 | 0 | | 0 | ••••• | 0 | | 1 | 0 | | NOT AL | LOWED | | | | | | | | | | | 0 | 0 | | 0 | ••••• | 0 | | 1 | 1 | | 3 | 3 | | | | | | | | | | | 0 | 0 | | 0 | ••••• | 1 | | 0 | 0 | | 4 | ı | | | | | | | | | | | • | • | | • | ••••• | | | • | • | | • | • | | | | | | | | | | | • | • | | • | ••••• | • | | • | • | | | • | | | | | | | | | | | • | • | | • | ••••• | • | | • | • | | • | • | | | | | | | | | | | 1 | 1 | | 1 . | ••••• | 1 | | 0 | 0 | | 81 | 88 | | | | | | | | | | | 1 | 1 | | 1 . | ••••• | 1 | | 0 | 1 | | 81 | 89 | | | | | | | | | | | 1 | 1 | | 1 . | ••••• | 1 | | 1 | 0 | | 81 | 90 | | | | | | | | | | | 1 | 1 | | 1 . | •••••• | 1 | | 1 | 1 | | 81 | 91 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ \ | <u>. </u> | | | | | | | | | | | | | | | | | | | | | LDP | CURRE | NT SETTI | NGS | | | | | | | | | | | | | | | | | | | 0 | 250μΑ | | | | | | | | | | N = BP + A, P IS PRESCALER VALUE. B MUST BE GREATER | | | | | | | | | | | 1 | 1mA | | | | | | | | | | THAN | OR EQ | JAL TO | A. FOR C | ONTINU | B MUST<br>IOUSLY | BE GREA | ATER <br>NT | | | | | | | | | | | | | | | VALU | ES OF N | X FREF, | N <sub>MIN</sub> IS ( | rr). | | | | | | REV. 0 -13- Table VI. Function Latch Map -14- REV. 0 Table VII. Initialization Latch Map -15- REV. 0 ### THE FUNCTION LATCH With C2, C1 set to 1, 0, the on-chip function latch will be programmed. Table VI shows the input data format for programming the Function Latch. #### Counter Reset DB2 (F1) is the counter reset bit. When this is "1," the R counter and the A, B counters are reset. For normal operation this bit should be "0." Upon powering up, the F1 bit needs to be disabled, the N counter resumes counting in "close" alignment with the R counter. (The maximum error is one prescaler cycle.) #### Power-Down DB3 (PD1) and DB19 (PD2) on the ADF4116 family, provide programmable power-down modes. They are enabled by the CE pin. When the CE pin is low, the device is immediately disabled regardless of the states of PD2, PD1. In the programmed asynchronous power-down, the device powers down immediately after latching a "1" into bit PD1, with the condition that PD2 has been loaded with a "0." In the programmed synchronous power-down, the device power down is gated by the charge pump to prevent unwanted frequency jumps. Once the power-down is enabled by writing a "1" into bit PD1 (on condition that a "1" has also been loaded to PD2), then the device will go into power-down after the first successive charge pump event. When a power down is activated (either synchronous or asynchronous mode including CE-pin-activated power down), the following events occur: All active dc current paths are removed. The R, N and timeout counters are forced to their load state conditions. The charge pump is forced into three-state mode. The digital clock detect circuitry is reset. The RF<sub>IN</sub> input is debiased. The oscillator input buffer circuitry is disabled. The input register remains active and capable of loading and latching data. ### **MUXOUT Control** The on-chip multiplexer is controlled by M3, M2, M1 on the ADF4116 family. Table VI shows the truth table. ### **Phase Detector Polarity** DB7 (F2) of the function latch sets the Phase Detector Polarity. When the VCO characteristics are positive this should be set to "1." When they are negative it should be set to "0." ### **Charge Pump Three-State** This bit puts the charge pump into three-state mode when programmed to a "1." It should be set to "0" for normal operation. ### Fastlock Enable Bit DB9 of the Function Latch is the Fastlock Enable Bit. Only when this is "1" is Fastlock enabled. #### Fastlock Mode Bit DB11 of the Function Latch is the Fastlock Mode bit. When Fastlock is enabled, this bit determines which Fastlock Mode is used. If the Fastlock Mode bit is "0" then Fastlock Mode 1 is selected and if the Fastlock Mode bit is "1," then Fastlock Mode 2 is selected. If Fastlock is not enabled (DB9 = "0"), then DB11 (ADF4116) determines the state of the $FL_O$ output. $FL_O$ state will be the same as that programmed to DB11. ### Fastlock Mode 1 In the ADF4116 family, the output level of $FL_O$ is programmed to a low state and the charge pump current is switched to the high value (1 mA). $FL_O$ is used to switch a resistor in the loop filter and ensure stability while in Fastlock by altering the loop bandwidth. The device enters Fastlock by having a "1" written to the CP Gain bit in the N register. The device exits Fastlock by having a "0" written to the CP Gain bit in the N register. ### Fastlock Mode 2 In the ADF4116 family, the output level of $FL_O$ is programmed to a low state and the charge pump current is switched to the high value (1 mA). $FL_O$ is used to switch a resistor in the loop filter and ensure stability while in Fastlock by altering the loop bandwidth. The device enters Fastlock by having a "1" written to the CP Gain bit in the N register. The device exits Fastlock under the control of the Timer Counter. After the timeout period determined by the value in TC4–TC1, the CP Gain bit in the N register is automatically reset to "0" and the device reverts to normal mode instead of Fastlock. ### **Timer Counter Control** In the ADF4116 family, the user has the option of switching between two charge pump current values to speed up locking to a new frequency. When using the Fastlock feature with the ADF4116 family, the normal sequence of events is as follows: The user must make sure that Fastlock is enabled. Set DB9 of the ADF4116 family to "1." The user must also choose which Fastlock Mode to use. As discussed in the previous section, Fastlock Mode 2 uses the values in the Timer Counter to determine the timeout period before reverting to normal mode operation after Fastlock. Fastlock Mode 2 is chosen by setting DB11 of the ADF4116 family to "1." The user must also decide how long they want the high current (1 mA) to stay active before reverting to low current (250 $\mu A).$ This is controlled by the Timer Counter Control Bits DB14 to DB11 (TC4–TC1) in the Function Latch. The truth table is given in Table VI. Now, when the user wishes to program a new output frequency, they can simply program the A, B counter latch with new values for A and B. At the same time they can set the CP Gain bit to a "1," which sets the charge pump 1 mA for a period of time determined by TC4–TC1. When this time is up, the charge pump current reverts to 250 $\mu$ A. At the same time the CP Gain Bit in the A, B Counter latch is reset to 0 and is now ready for the next time that the user wishes to change the frequency again. -16- REV. 0 ### The Initialization Latch When C2, C1 = 1, 1 then the Initialization Latch is programmed. This is essentially the same as the Function Latch (programmed when C2, C1 = 1, 0). However, when the Initialization Latch is programmed there is a additional internal reset pulse applied to the R and N counters. This pulse ensures that the N counter is at load point when the N counter data is latched and the device will begin counting in close phase alignment. If the Latch is programmed for synchronous power-down (CE pin is High; PD1 bit is High; PD2 bit is Low), the internal pulse also triggers this power-down. The prescaler reference and the oscillator input buffer are unaffected by the internal reset pulse and so close phase alignment is maintained when counting resumes. When the first N counter data is latched after initialization, the internal reset pulse is again activated. However, successive N counter loads after this will not trigger the internal reset pulse. ### Device Programming After Initial Power-Up After initially powering up the device, there are three ways to program the device. ### Initialization Latch Method Apply $V_{DD}$ . Program the Initialization Latch ("11" in 2 LSBs of input word). Make sure that F1 bit is programmed to "0." Then do an R load ("00" in 2 LSBs). Then do an N load ("01" in 2 LSBs). When the Initialization Latch is loaded, the following occurs: - 1. The function latch contents are loaded. - 2. An internal pulse resets the R, N and timeout counters to load state conditions and also three-states the charge pump. Note that the prescaler bandgap reference and the oscillator input buffer are unaffected by the internal reset pulse, allowing close phase alignment when counting resumes. - Latching the first N counter data after the initialization word will activate the same internal reset pulse. Successive N loads will not trigger the internal reset pulse unless there is another initialization. ### The CE Pin Method Apply $V_{\rm DD}$ . Bring CE low to put the device into power-down. This is an asynchronous power-down in that it happens immediately. Program the Function Latch (10). Program the R Counter Latch (00). Program the N Counter Latch (01). Bring CE high to take the device out of power-down. The R and N counter will now resume counting in close alignment. Note that after CE goes high, a duration of $1~\mu s$ may be required for the prescaler bandgap voltage and oscillator input buffer bias to reach steady state. CE can be used to power the device up and down in order to check for channel activity. The input register does not need to be reprogrammed each time the device is disabled and enabled as long as it has been programmed at least once after $V_{\rm CC}$ was initially applied. ### The Counter Reset Method Apply V<sub>DD</sub>. Do a Function Latch Load ("10" in 2 LSBs). As part of this, load "1" to the F1 bit. This enables the counter reset. Do an R Counter Load ("00" in 2 LSBs). Do an N Counter Load ("01" in 2 LSBs). Do a Function Latch Load ("10" in 2 LSBs). As part of this, load "0" to the F1 bit. This disables the counter reset. This sequence provides the same close alignment as the initialization method. It offers direct control over the internal reset. Note that counter reset holds the counters at load point and three-states the charge pump, but does not trigger synchronous power-down. The counter reset method requires an extra function latch load compared to the initialization latch method. REV. 0 –17– #### APPLICATIONS SECTION ### Local Oscillator for GSM Base Station Transmitter Figure 26 shows the ADF4117/ADF4118 being used with a VCO to produce the LO for a GSM base station transmitter. The reference input signal is applied to the circuit at FREF $_{\rm IN}$ and, in this case, is terminated in 50 $\Omega$ . Typical GSM system would have a 13 MHz TCXO driving the Reference Input without any 50 $\Omega$ termination. In order to have a channel spacing of 200 kHz (the GSM standard), the reference input must be divided by 65, using the on-chip reference divider of the ADF4117/ADF1118. The charge pump output of the ADF4117/ADF1118 (Pin 2) drives the loop filter. In calculating the loop filter component values, a number of items need to be considered. In this example, the loop filter was designed so that the overall phase margin for the system would be 45 degrees. Other PLL system specifications are given below: $K_D = 1 \text{ mA}$ $K_V = 12 \text{ MHz/V}$ Loop Bandwidth = 20 kHz $F_{REF} = 200 \text{ kHz}$ N = 4500 Extra Reference Spur Attenuation = 10 dB All of these specifications are needed and used to come up with the loop filter components values shown in Figure 27. The loop filter output drives the VCO, which, in turn, is fed back to the RF input of the PLL synthesizer and also drives the RF Output terminal. A T-circuit configuration provides 50 $\Omega$ matching between the VCO output, the RF output and the RF<sub>IN</sub> terminal of the synthesizer. In a PLL system, it is important to know when the system is in lock. In Figure 26, this is accomplished by using the MUXOUT signal from the synthesizer. The MUXOUT pin can be programmed to monitor various internal signals in the synthesizer. One of these is the LD or lock-detect signal. #### SHUTDOWN CIRCUIT The attached circuit in Figure 27 shows how to shut down both the ADF4116 family and the accompanying VCO. The ADG702 switch goes open circuit when a Logic 1 is applied to the IN input. The low-cost switch is available in both SOT-23 and micro SOIC packages. ### DIRECT CONVERSION MODULATOR In some applications a direct conversion architecture can be used in base station transmitters. Figure 28 shows the combination available from ADI to implement this solution. The circuit diagram shows the AD9761 being used with the AD8346. The use of dual integrated DACs such as the AD9761 with specified $\pm 0.02$ dB and $\pm 0.004$ dB gain and offset matching characteristics ensures minimum error contribution (over temperature) from this portion of the signal chain. The Local Oscillator (LO) is implemented using the ADF4117/ ADF4118. In this case, the OSC 3B1-13M0 provides the stable 13 MHz reference frequency. The system is designed for a 200 kHz channel spacing and an output center frequency of 1960 MHz. The target application is a WCDMA base station transmitter. Typical phase noise performance from this LO is –85 dBc/Hz at a 1 kHz offset. The LO port of the AD8346 is driven in single-ended fashion. LOIN is ac-coupled to ground with the 100 pF capacitor and LOIP is driven through the accoupling capacitor from a 50 $\Omega$ source. An LO drive level of between –6 dBm and –12 dBm is required. The circuit of Figure 28 gives a typical level of –8 dBm. The RF output is designed to drive a 50 $\Omega$ load but must be ac-coupled as shown in Figure 28. If the I and Q inputs are driven in quadrature by 2 V p-p signals, the resulting output power will be around –10 dBm. Figure 26. Local Oscillator for GSM Base Station Figure 27. Local Oscillator Shutdown Circuit Figure 28. Direct Conversion Transmitter Solution ### **INTERFACING** The ADF4116 family has a simple SPI-compatible serial interface for writing to the device. SCLK, SDATA and LE control the data transfer. When LE (Latch Enable) goes high, the 24 bits which have been clocked into the input register on each rising edge of SCLK will get transferred to the appropriate latch. See Figure 1 for the Timing Diagram and Table II for the Latch Truth Table. The maximum allowable serial clock rate is 20 MHz. This means that the maximum update rate possible for the device is 833 kHz or one update every 1.2 microseconds. This is certainly more than adequate for systems which will have typical lock times in hundreds of microseconds. REV. 0 –19– ### **ADuC812 Interface** Figure 29 shows the interface between the ADF4116 family and the ADuC812 microconverter. Since the ADuC812 is based on an 8051 core, this interface can be used with any 8051-based microcontroller. The microconverter is set up for SPI Master Mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF4116 family needs a 24-bit word. This is accomplished by writing three 8-bit bytes from the microconverter to the device. When the third byte has been written the LE input should be brought high to complete the transfer. Figure 29. ADuC812 to ADF4116 Family Interface On first applying power to the ADF4116 family, it needs three writes (one each to the R counter latch, the N counter latch and the initialization latch) for the output to become active. I/O port lines on the ADuC812 are also used to control power-down (CE input) and to detect lock (MUXOUT configured as lock detect and polled by the port input). When operating in the mode described, the maximum SCLOCK rate of the ADuC812 is 4 MHz. This means that the maximum rate at which the output frequency can be changed will be 166 kHz. #### **ADSP-2181 Interface** Figure 30 shows the interface between the ADF4116 family and the ADSP-21xx Digital Signal Processor. The ADF4116 family needs a 21-bit serial word for each latch write. The easiest way to accomplish this using the ADSP-21xx family is to use the Autobuffered Transmit Mode of operation with Alternate Framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Figure 30. ADSP-21xx to ADF4116 Family Interface Set up the word length for 8 bits and use three memory locations for each 24-bit word. To program each 21-bit latch, store the three 8-bit bytes, enable the Autobuffered mode and then write to the transmit register of the DSP. This last operation initiates the autobuffer transfer. ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). -20- CONTROLLING DIMENSIONS ARE IN MILLIMETERS ## Thin Shrink Small Outline (RU-16) REV. 0