# 16 BIT LVTTL TO GTL/GTL + UNIVERSAL BUS TRANSCEIVERS WITH LIVE INSERTION - HIGH SPEED GTL/GTL+ UNIVERSAL TRANSCEIVER: - $t_{PD}$ = 4.6 ns (MAX.) A to B at $V_{CC}$ = 3V - COMBINES D-TYPE LATCHES AND D-TYPE FLIP-FLOPS FOR OPERATION IN TRANSPARENT, LATCHED, OR CLOCKED MODE - OPERATING VOLTAGE RANGE: V<sub>CC</sub>(OPR) = 3.0V to 3.6V - SYMMETRICAL OUTPUT IMPEDANCE: |I<sub>OH</sub>| = I<sub>OL</sub>=24mA (MIN) at V<sub>CC</sub> = 3V (A PORT) - OUTPUT IMPEDANCE: I<sub>OL</sub> = 100mA (MIN) at V<sub>CC</sub> = 3V (B PORT) - HIGH-IMPEDANCE STATE DURING POWER UP AND POWER DOWN up to Vcc=1.5V PERMITT LIVE INSERTION - B-PORT PRECHARGED BY BIASVCC REDUCE NOISE ON THE LINE DURING LIVE INSERTION - EDGE RATE-CONTROL INPUT CONFIGURES THE B-PORT OUTPUT RISE AND FALL TIMES - BUS HOLD ON DATA INPUTS ELIMINATES THE NEED FOR EXTERNAL PULL-UP/ PULL-DOWN RESISTORS (A PORT) - DISTRIBUTED VCC AND GND PIN CONFIGURATION MINIMIZES HIGH-SPEED SWITCHING NOISE IN PARALLEL COMUNICATIONS. - PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 1655 #### **DESCRIPTION** The 74GTL1655 devices are 16-bit high-drive (100mA), low-output-impedance universal bus transceivers designed for backplane applications. The 74GTL1655 devices provide live-insertion capability for backplane applications by tolerating active signals on the data ports when the devices are powered off. In addition, a biasing pin preconditions the GTL/GTL+ port to minimize disruption to an active backplane. The edge rate-control (V<sub>ERC</sub>) input is provided so the rise and fall time of the B outputs can be configured to optimize for various backplane loading conditions. Data flow in each direction is controlled by output-enable (OEAB and OEBA), #### **ORDER CODES** | PACKAGE | TUBE | T&R | |---------|------|--------------| | TSSOP | | 74GTL1655TTR | ### **PIN CONNECTION** | | | <u> </u> | |-------------------|---------|-------------------| | TOEAB [ | | ] CLK | | TOEBA [ | | ] 1LEAB | | V <sub>cc</sub> [ | | | | 1A1 [ | | | | GND [ | | | | | 6 59 | ] 181 | | | 7 58 | Γ | | GND [ | 8 57 | ] GND | | 1A4 [ | 9 56 | ] 1B3 | | GND [ | 10 55 | ] 1B4 | | 1A5 [ | 11 54 | ] 1B5 | | GND [ | 12 53 | GND | | 1A6 [ | 13 52 | ] 1B6 | | 1A7 [ | 14 51 | 187 | | V <sub>cc</sub> [ | 15 50 | J ∨ <sub>cc</sub> | | 1A8 [ | 16 49 | ] 1B8 | | 2A1 [ | 17 48 | ] 2B1 | | GND [ | 18 47 | ] GND | | 2A2 [ | 19 46 | ] 2B2 | | 2A3 [ | 20 45 | ] 2B3 | | GND [ | 21 44 | GND | | 2A4 [ | 22 43 | ] 2B4 | | 2A5 [ | 23 42 | ] 285 | | GND [ | 24 41 | V <sub>REF</sub> | | 2A6 [ | 25 40 | 2B6 | | GND [ | 26 39 | | | 2A7 [ | | | | ∨ <sub>cc</sub> [ | | | | 2A8 [ | | | | GND [ | | | | 20EAB [ | | | | | 32 33 | | | | | Γ | | | CS03110 | | December 2001 1/14 latch-enable (LEAB and LEBA), and clock (CLK) inputs. For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLK is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OEAB is low, the outputs are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that of A to B, but uses OEBA, LEBA, and CLK. The output enable (OE) is used to disable both ports simultaneously. Active bus-hold circuitry is provided on the A port to hold unused or floating data inputs at a valid logic level. When $V_{CC}$ is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5V , $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. All input and output are equipped with protection circuits against static discharge, giving them 2KV ESD immunity and transient excess voltage. #### INPUT AND OUTPUT EQUIVALENT CIRCUIT #### **PIN DESCRIPTION** | PIN N° | SYMBOL | NAME AND FUNCTION | |----------------------------------------------------------|----------------------|------------------------------------------| | 1, 2 | 1OEAB, 1OEBA | Output Enable Input | | 4, 6, 7, 9, 11, 13, 14, 16 | 1A1 to 1A8 | Data Inputs/Outputs LVTTL | | 17, 19, 20, 22, 23, 25, 27, 29 | 2A1 to 2A8 | Data Inputs/Outputs LVTTL | | 31, 32 | 2OEAB, 2OEBA | Output Enable Input | | 33 | OE | Output Enable Input | | 34, 35 | 2LEBA, 2LEAB | Latch Enable | | 36 | BIAS V <sub>CC</sub> | Pre-Charge Supply Voltage | | 37, 38, 40, 42, 43, 45, 46, 48 | 2B8 to 2B1 | Data Inputs/Outputs GTL/GTL+ | | 41 | $V_{REF}$ | GTL Voltage Reference Input | | 49, 51, 52, 54, 55, 56, 58, 59 | 2A1 to 2A8 | Data Inputs/Outputs GTL/GTL+ | | 61 | $V_{ERC}$ | Edge Rate Control | | 62, 63 | 1LEBA, 1LEAB | Latch Enable | | 64 | CLK | Clock Input (LOW to HIGH edge triggered) | | 5, 8, 10, 12, 18, 21, 24, 26, 30, 39, 44, 47, 53, 57, 60 | GND | Ground (0V) | | 3, 15, 28, 50 | V <sub>CC</sub> | Positive Supply Voltage | # **FUNCTION TABLE (1)** | | INPUTS | | | | MODE | |------|--------|-----|---|-------------------|----------------| | OEAB | LEAB | CLK | Α | В | MODE | | Н | Х | X | X | Z | Isolation | | L | Н | Х | L | L | Transparent | | L | Н | X | Н | Н | Transparent | | L | L | | L | L | Registered | | L | L | | Н | Н | Registered | | L | L | Н | Х | B0 <sup>(2)</sup> | Previous State | | L | L | L | Х | B0 <sup>(3)</sup> | Previous State | 1) A to B data flow is shown. B to A flow is similar, but uses OEBA, LEBA and CLK 2) Output level before the indicated steady-state input conditions were established, provided that CLK was high before LEAB went low 3) Output level before the indicated steady-state input conditions were established ### **OUTPUT ENABLE TRUTH TABLE** | | INPUTS | OUTPUTS | | | |----|--------|---------|--------|--------| | ŌE | OEAB | OEBA | A PORT | B PORT | | L | L | L | Active | Active | | L | L | Н | Z | Active | | L | Н | L | Active | Z | | L | Н | Н | Z | Z | | Н | X | Х | Z | Z | # B-PORT EDGE RATE CONTROL ( $V_{\text{ERC}}$ ) TRUTH TABLE | INPUT | OUTPUT B PORT EDGE RATE | | |-------------|-------------------------|--------------------------| | LOGIC LEVEL | NOMINAL VOLTAGE | OSTI OF BY ONE EDGE NATE | | Н | V <sub>CC</sub> | Slow | | L | GND | Fast | #### LOGIC DIAGRAM #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------|--------------|------| | V <sub>CC</sub> | Supply Voltage, Bias V <sub>CC</sub> | -0.5 to +4.6 | V | | V <sub>IA</sub> | DC Input Voltage A Side, Control Input | -0.5 to +4.6 | V | | V <sub>IB</sub> | DC Input Voltage B Side, V <sub>ERC</sub> , V <sub>REF</sub> | -0.5 to +4.6 | V | | V <sub>OA</sub> | DC Output Voltage A Side | -0.5 to +4.6 | V | | V <sub>OB</sub> | DC Output Voltage B Side | -0.5 to +4.6 | V | | I <sub>IK</sub> | DC Input Diode Current | - 50 | mA | | I <sub>OK</sub> | DC Output Diode Current | - 50 | mA | | I <sub>OA</sub> | DC Output Current A Side | ± 48 | mA | | I <sub>OB</sub> | DC Output Current B Side in the Low State | 200 | mA | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | TL | Lead Temperature (10 sec) | 300 | °C | Absolute Maximum Rating are those value beyond which damage to the device may occur. Functional operation under these condition is not implied #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Unit | | | | |---------------------|---------------------------|--------|------------------------|------|------------------------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | V <sub>CC</sub> | Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>TT</sub> | Termination Voltage | GTL | 1.14 | 1.2 | 1.26 | V | | | | GTL+ | 1.35 | 1.5 | 1.65 | V | | V <sub>REF</sub> | Supply Voltage | GTL | 0.74 | 0.8 | 0.87 | V | | | | GTL+ | 0.87 | 1 | 1.1 | V | | V <sub>I</sub> | Input Voltage | B port | 0 | | V <sub>TT</sub> | V | | | | other | 0 | | V <sub>CC</sub> | | | V <sub>IH</sub> | High Level Input Voltage | B port | V <sub>REF</sub> +0.05 | | | V | | | | other | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | B port | | | V <sub>REF</sub> -0.05 | V | | | | other | | | 0.8 | ٧ | | I <sub>IK</sub> | Input Clamp Current | | | | -18 | mA | | I <sub>OH</sub> | High Level Output Current | A port | | | -24 | mA | | 1 | Low Level Output Current | A port | | | 24 | mΛ | | l <sub>OL</sub> | | B port | | | 100 | mA | | dt/dV <sub>CC</sub> | Power -up ramp rate | | 200 | • | | μs/V | | T <sub>op</sub> | Operating Temperature | | -40 | | 85 | °C | <sup>1)</sup> $V_{TT}$ and $R_{TT}$ can be adjusted to adapt backplane impedance if DC raccomanded $I_{OL}$ ratings are not exceeded <sup>2)</sup> $\rm V_{REF}$ can be adjusted to optimaze noise margin (typ two-thirds $\rm V_{TT})$ # **DC SPECIFICATIONS** | | Parameter | | Te | est Condition | | Value | | | |---------------------|----------------------------------|------------|-----------------|-------------------------------------------------------------------|----------------------|-------|-------|------| | Symbol | | | v <sub>cc</sub> | | -40 to 85 °C | | ; | Unit | | | | | (V) | | Min. | Тур. | Max. | = | | V <sub>IK</sub> | High Level Inpu | ıt Voltage | 3 | | | | -1.2 | V | | V <sub>OHA</sub> | High Level Our | out | 3 to 3.6 | I <sub>O</sub> =-100μA | V <sub>CC</sub> -0.2 | | | | | | Voltage A Port | • | 3 | I <sub>O</sub> =-12mA | 2.4 | | | V | | | | | 3 | I <sub>O</sub> =-24mA | 2.2 | | | | | $V_{OLA}$ | Low Level Oup | ut Voltage | 3 to 3.6 | I <sub>O</sub> =100μA | | | 0.2 | | | | A Port | | 3 | I <sub>O</sub> =12mA | | | 0.4 | V | | | | • | 3 | I <sub>O</sub> =24mA | | | 0.55 | | | V <sub>OLB</sub> | Low Level Oup | ut Voltage | 3 | I <sub>O</sub> =40mA | | | 0.2 | | | | B Port | | 3 | I <sub>O</sub> =80mA | | | 0.4 | V | | | | ŀ | 3 | I <sub>O</sub> =100mA | | | 0.5 | | | l <sub>l</sub> | Input Current | Control | 3.6 | $V_I = V_{CC}$ or GND | | | ±10 | μΑ | | | | B Port | 3.6 | $V_I = V_{TT}$ or GND | | | ±10 | μΑ | | I <sub>off</sub> | Power Off Leak<br>Current | age | 0 | $V_I$ or $V_O = 0$ to 3.6V | | | ±100 | μΑ | | | Bus Hold A Port Input<br>Current | | 3 | V <sub>I</sub> = 0.8V | 75 | | 20 | | | | | | 3 | V <sub>I</sub> = 2V | -75 | | | μΑ | | | | | 3.6 | $V_I = 0$ to $V_{CC}$ | | | ± 500 | | | I <sub>OZHB</sub> | 3-State Output<br>Port | Current B | 3.6 | V <sub>O</sub> = 1.5V | | | 10 | μА | | I <sub>OZLB</sub> | 3-State Output<br>Port | Current B | 3.6 | V <sub>O</sub> = 0.4V | | | -10 | μА | | I <sub>OZ</sub> (*) | 3-State Output<br>Port | Current A | 3.6 | $V_O = V_{CC}$ or GND | | | ±10 | μА | | I <sub>OZPU</sub> | 3-State Output<br>Port | Current A | 0 to 1.5 | $V_{\underline{O}} = 0.5 \text{ to } 3V$<br>$\overline{OE} = LOW$ | | | ±50 | μА | | I <sub>OZPD</sub> | 3-State Output<br>Port | Current A | 1.5 to 0 | $V_{\underline{O}} = 0.5 \text{ to } 3V$ $\overline{OE} = LOW$ | | | ±50 | μА | | I <sub>CC</sub> | Quiescent Sup<br>Current | ply | 3.6 | $V_I = V_{CC}$ or GND<br>$I_{O} = 0$ | | 10 | 40 | mA | | Δl <sub>CC</sub> | Δ Supply Curre<br>B port | nt except | 3.6 | $V_{IN} = V_{CC}$ or GND<br>One input $V_{CC} = 0.6V$ | | | 1 | mA | | C <sub>I</sub> | Control Input<br>Capacitance | | | $V_{IN} = V_{CC}$ or GND | | 3 | 5 | pF | | Co | Input Capacitar | | | $V_O = V_{CC}$ or GND | | 5 | 6 | pF | | | Input Capacitar | nce B Port | | 10 - 100 01 014D | | 6 | 8 | Pi | <sup>(\*)</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current # LIVE INSERTION SPECIFICATIONS | | | Test Condition | | Value | | | | | |-----------------------|------------------------|---------------------|-----------------------------------------|--------------|------|------|------|--| | Symbol | Parameter | V <sub>CC</sub> (V) | | -40 to 85 °C | | ; | Unit | | | | | | | Min. | Тур. | Max. | | | | I <sub>CC</sub> (Bias | Quiescent Bias Current | 0 to 3.0 | $V_{O(Bport)} = 0 \text{ to } 1.2V$ | | | 5 | mA | | | Vcc) | | 3 to 3.6 | $V_{I(Bias\ Vcc)} = 3 \text{ to } 3.6V$ | | | 10 | μΑ | | | V <sub>O</sub> | Output Voltage B Port | 0 | V <sub>I(Bias Vcc)</sub> = 3.3V | 1 | | 1.2 | V | | | Io | Output Current B Port | 0 | $V_{O(Bport)} = 0.4V$ | -1 | | | μΑ | | | | | | $V_{I(Bias\ Vcc)} = 3 \text{ to } 3.6V$ | | | | | | | | | 0 to 3.6 | OE = 3.3V | | | 100 | μΑ | | | | | 0 to 1.5 | OE = 0 to 3.3V | | | 100 | μΑ | | # AC ELECTRICAL CHARACTERISTICS for GTL (V<sub>CC</sub>=3.3 $\pm$ 0.3V, V<sub>TT</sub>=1.2V, V<sub>REF</sub>=0.8V, V<sub>ERC</sub>=V<sub>CC</sub> or GND) | | | | | Value | | | |------------------|---------------------------------------|---------------------------------------------------------------------|--------------|-------|------|--------| | Symbol | Parameter | Test Condition | -40 to 85 °C | | | Unit | | | | | Min. | Тур. | Max. | | | f <sub>MAX</sub> | Maximum Frequency | | 160 | | | MHz | | | A to B or B to A | | 160 | | | IVITIZ | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}=V_{CC}$ R <sub>1</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.5 | | 5.2 | no | | t <sub>PHL</sub> | A to B | | 1.5 | | 6.2 | ns | | t <sub>PLH</sub> | | $V_{ERC}=V_{CC}$ $R_{L}=12.5\Omega$ $C_{L}=30$ pF | 1.5 | | 5.5 | | | t <sub>PHL</sub> | CK to B | | 1.5 | | 5.8 | ns | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}=V_{CC}$ $R_{L}=12.5\Omega$ $C_{L}=30pF$ | 1.5 | | 5.8 | | | t <sub>PHL</sub> | LEAB to B | | 1.5 | | 6.4 | ns | | t <sub>EN</sub> | Enable Delay Time<br>OEAB or OE to B | $V_{ERC}=V_{CC}$ $R_{L}=12.5\Omega$ $C_{L}=30pF$ | 1.5 | | 5.4 | | | t <sub>DIS</sub> | Disable Delay Time<br>OEAB or OE to B | | 1.5 | | 6.2 | ns | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.5 | | 4.3 | | | t <sub>PHL</sub> | A to B | | 1.5 | | 4.6 | ns | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.5 | | 4.3 | | | t <sub>PHL</sub> | CK to B | | 1.5 | | 4.9 | ns | | t <sub>PLH</sub> | | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.5 | | 4.9 | | | t <sub>PHL</sub> | LEAB to B | | 1.5 | | 4.8 | ns | | t <sub>EN</sub> | Enable Delay Time<br>OEAB or OE to B | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.5 | | 4.8 | | | t <sub>DIS</sub> | Disable Delay Time<br>OEAB or OE to B | | 1.5 | | 4.2 | ns | | t <sub>PLH</sub> | Propagation Delay Time | $R_L=500\Omega$ $C_L=50pF$ | 1.5 | | 4.7 | | | t <sub>PHL</sub> | B to A | | 1.5 | | 4.8 | ns | | t <sub>PLH</sub> | | $R_L=500\Omega$ $C_L=50pF$ | 1.5 | | 4 | | | t <sub>PHL</sub> | CK to A | | 1.5 | | 4 | ns | | t <sub>PLH</sub> | | $R_L=500\Omega$ $C_L=50pF$ | 1.5 | | 4 | | | t <sub>PHL</sub> | LEBA to A | | 1.5 | | 3.7 | ns | | | | Test Condition | | | Value | | | |------------------|---------------------------------------|-----------------------------------|------------------------|-----------------------------|-------|------|--------| | Symbol | Parameter | | | Test Condition -40 to 85 °C | | | Unit | | | | | | Min. | Тур. | Max. | | | t <sub>EN</sub> | Enable Delay Time<br>OEBA or OE to A | $R_L = 500\Omega R_1 = 500$ | 0ΩC <sub>L</sub> =50pF | 1 | | 4.6 | | | t <sub>DIS</sub> | Disable Delay Time<br>OEBA or OE to A | | | 1 | | 6.1 | ns | | t <sub>SU</sub> | Set-up Time | Data before clock | ( | 2.7 | | | | | | | Data before LE | Ck High | 2.8 | | | ns | | | | | Ck Low | 2.6 | | | | | t <sub>H</sub> | Hold Time | Data after clock | | 0.4 | | | ns | | | | Data after LE Ck High or LOW | | 0.9 | | | 115 | | t <sub>W</sub> | Pulse duration | LE High | | 3 | | | 20 | | | | CK High or Low | | 3 | | | ns | | Slew rate | • | V <sub>ERC</sub> =V <sub>CC</sub> | | | | 1 | ns/V | | | transition (0.6 to 1.3V) | V <sub>ERC</sub> =GND | | | | 1 | 115/ V | | t <sub>sk</sub> | Skew between drivers (in | Switching in the s | same direction | | | 1 | | | | the same package) | Switching in any direction | | | | 1 | ns | AC ELECTRICAL CHARACTERISTICS for GTL+ (V<sub>CC</sub>=3.3 $\pm$ 0.3V, V<sub>TT</sub>=1.5V, V<sub>REF</sub>=1.0V, V<sub>ERC</sub>=V<sub>CC</sub> or GND) | | | | | Unit | | | | |------------------|---------------------------------------|---------------------------------------------------------------------|--------------|------|------|-----|--| | Symbol | Parameter | Test Condition | -40 to 85 °C | | | | | | | | | Min. | Тур. | Max. | ] | | | f <sub>MAX</sub> | Maximum Frequency | | 160 | | | MHz | | | | B to A or A to B | | | | | | | | t <sub>PLH</sub> | | me $V_{ERC}=V_{CC}$ $R_L=12.5\Omega$ $C_L=30pF$ | 1.5 | | 5.1 | ns | | | t <sub>PHL</sub> | A to B | | 1.5 | | 6.5 | | | | t <sub>PLH</sub> | | $V_{ERC}=V_{CC}$ R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.5 | | 5.4 | ns | | | t <sub>PHL</sub> | CK to B | | 1.5 | | 6.2 | | | | t <sub>PLH</sub> | Propagation Delay Time | | 1.5 | | 5.7 | ns | | | t <sub>PHL</sub> | LEAB to B | | 1.5 | | 6.7 | | | | t <sub>EN</sub> | Enable Delay Time<br>OEAB or OE to B | $V_{ERC}=V_{CC}$ $R_{L}=12.5\Omega$ $C_{L}=30pF$ | 1.5 | | 5.5 | | | | t <sub>DIS</sub> | Disable Delay Time<br>OEAB or OE to B | | 1.5 | | 5.8 | ns | | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.0 | | 4.3 | ns | | | t <sub>PHL</sub> | A to B | | 1.0 | | 4.9 | | | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.0 | | 4.0 | 1 | | | t <sub>PHL</sub> | CK to B | | 1.0 | | 5.5 | ns | | | t <sub>PLH</sub> | Propagation Delay Time | $V_{ERC}$ =GND R <sub>L</sub> =12.5 $\Omega$ C <sub>L</sub> =30pF | 1.0 | | 4.0 | | | | t <sub>PHL</sub> | LEAB to B | | 1.0 | | 5.4 | ns | | | t <sub>EN</sub> | Enable Delay Time<br>OEAB or OE to B | $V_{ERC}$ =GND $R_L$ =12.5 $\Omega$ $C_L$ =30pF | 1.0 | | 5.1 | ns | | | t <sub>DIS</sub> | Disable Delay Time<br>OEAB or OE to B | | 1.0 | | 4.9 | | | | | | Test Condition | | | Unit | | | |------------------|--------------------------------------------------|---------------------------------------------------|---------|--------------|------|------|------| | Symbol | Parameter | | | -40 to 85 °C | | | | | | | | | Min. | Тур. | Max. | 1 | | t <sub>PLH</sub> | Propagation Delay Time | $R_L$ =500 $\Omega$ $C_L$ =50pF | | 1.5 | | 4.8 | - ns | | t <sub>PHL</sub> | B to A | | | 1.5 | | 4.7 | | | t <sub>PLH</sub> | Propagation Delay Time | $R_L$ =500 $\Omega$ $C_L$ =50pF | | 1.5 | | 4.4 | ns | | t <sub>PHL</sub> | CK to A | | | 1.5 | | 4.1 | | | t <sub>PLH</sub> | | Time $R_L$ =500 $\Omega$ $C_L$ =50pF | | 1.5 | | 4 | ns | | t <sub>PHL</sub> | LEBA to A | | | 1.5 | | 3.7 | | | t <sub>EN</sub> | Enable Delay Time<br>OEBA or OE to A | $R_L = 500\Omega R_1 = 500\Omega$ | 1 | | 4.2 | | | | t <sub>DIS</sub> | Disable Delay Time<br>OEBA or OE to A | | 1 | | 6.1 | ns | | | Slew rate | Slew rate B output both transition (0.6 to 1.3V) | $V_{ERC}=V_{CC}$ $R_{L}=12.5\Omega$ $C_{L}=30$ pF | | | | 1 | ns/V | | | | $V_{ERC}$ =GND $R_L$ =12.5 $\Omega$ $C_L$ =30pF | | | | 1 | | | t <sub>W</sub> | Pulse duration | LE High | | 3 | | | - ns | | | | CK High or Low | | 3 | | | | | t <sub>SU</sub> | Set-up Time | Data before clock | | 2.7 | | | | | | | Data before LE | Ck High | 2.8 | | | ns | | | | | Ck Low | 2.6 | | | | | t <sub>H</sub> | Hold Time | Data after clock | | 0.4 | | | ns | | | | Data after LE Ck High or LOW | | 0.9 | | | | | t <sub>sk</sub> | Skew between drivers (in | Switching in the same direction | | | | 1 | ns | | | the same package) | Switching in any direction | | | | 1 | | ### **TEST CIRCUIT FOR "A" OUTPUTS** | Test | Switch | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | | $C_L$ = 50pF or equivalent (includes jig and probe capacitance) $R_L$ = $R_1$ = 500Ω or equivalent $R_T$ = $Z_{OUT}$ of pulse generator (typically 50Ω) $t_r$ = $t_f$ <=2.5ns | | ### **TEST CIRCUIT FOR "B" OUTPUTS** $C_L=30 pF$ or equivalent (includes jig and probe capacitance) $R_L=R1=12.5\Omega$ or equivalent $R_T=Z_{OUT}$ of pulse generator (typically $50\Omega$ ) $t_{,}$ = $t_{f}$ <=2.5ns # **WAVEFORM 1: PULSE DURATION (A PORT, CONTROL PIN)** ### **WAVEFORM 2: CLOCK TO B PORT PROPAGATION DELAY TIME** ### **WAVEFORM 3: CLOCK TO A PORT PROPAGATION DELAY TIME** ### **WAVEFORM 4: SETUP AND HOLD TIME** ### **WAVEFORM 4: ENABLE AND DISABLE TIME (A PORT)** # **TSSOP64 MECHANICAL DATA** | DIM. | mm. | | | inch | | | | |-------|------|---------|------|--------|------------|--------|--| | DIWI. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | | А | | | 1.1 | | | 0.043 | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | A2 | | 0.9 | | | 0.035 | | | | b | 0.17 | | 0.27 | 0.0067 | | 0.011 | | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | | D | 16.9 | | 17.1 | 0.665 | | 0.673 | | | E | | 8.1 | | | 0.318 | | | | E1 | 6.0 | | 6.2 | 0.236 | | 0.244 | | | е | | 0.5 BSC | | | 0.0197 BSC | | | | К | 0° | | 8° | 0° | | 8° | | | L | 0.50 | | 0.75 | 0.020 | | 0.030 | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2001 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. © http://www.st.com **A**77