# 128 Bit I<sup>2</sup>C<sup>™</sup> Bus Serial EEPROM #### **Device Selection Table** | Device | Vcc Range | Temp Range | |--------|-----------|------------| | 24AA00 | 1.8 - 5.5 | C,I | | 24LC00 | 2.5 - 5.5 | C,I | | 24C00 | 4.5 - 5.5 | C,I,E | #### **Features** - Low-power CMOS technology - 500 μA typical active current - 250 nA typical standby current - Organized as 16 bytes x 8 bits - 2-wire serial interface bus, I<sup>2</sup>C<sup>™</sup> compatible - 100 kHz (1.8V) and 400 kHz (5V) compatibility - · Self-timed write cycle (including auto-erase) - · 4 ms maximum byte write cycle time - 1,000,000 erase/write cycles - ESD protection > 4 kV - Data retention > 200 years - 8L DIP, SOIC, TSSOP and 5L SOT-23 packages - · Standard or Pb-free finish available - · Temperature ranges available: - Commercial (C): 0°C to +70°C - Industrial (I): -40°C to +85°C - Automotive (E): -40°C to +125°C ## **Description** The Microchip Technology Inc. 24AA00/24LC00/ 24C00 (24XX00\*) is a 128-bit Electrically Erasable PROM memory organized as 16 x 8 with a 2-wire serial interface. Low voltage design permits operation down to 1.8 volts for the 24XX00 version, and every version maintains a maximum standby current of only 1 $\mu$ A and typical active current of only 500 $\mu$ A. This device was designed for where a small amount of EEPROM is needed for the storage of calibration values, ID numbers or manufacturing information, etc. The 24XX00 is available in 8-pin PDIP, 8-pin SOIC (150 mil), 8-pin TSSOP and the 5-pin SOT-23 packages. I<sup>2</sup>C is a trademark of Philips Corporation. \*24XX00 is used in this document as a generic part number for the 24AA00/24LC00/24C00 devices. ### Package Types ## **Block Diagram** #### Pin Function Table | Name | Function | |------|------------------------| | Vss | Ground | | SDA | Serial Data | | SCL | Serial Clock | | Vcc | +1.8V to 5.5V (24AA00) | | | +2.5V to 5.5V (24LC00) | | | +4.5V to 5.5V (24C00) | | NC | No Internal Connection | #### 1.0 ELECTRICAL CHARACTERISTICS # Absolute Maximum Ratings(†) | Vcc | 6.5V | |----------------------------------------|-------------------| | All inputs and outputs w.r.t. Vss | 0.6V to Vcc +1.0V | | Storage temperature | 65°C to +150°C | | Ambient temperature with power applied | 65°C to +125°C | | ESD protection on all pins | 4 kV | † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 1-1: DC CHARACTERISTICS | All Parameters apply across the recommended operating ranges unless otherwise noted | Industrial (I): $TA = -40^{\circ}C \text{ to } +85^{\circ}C,$ | | | Vcc = 1.8V to 5.5V<br>Vcc = 1.8V to 5.5V<br>Vcc = 4.5V to 5.5V | | |-------------------------------------------------------------------------------------|---------------------------------------------------------------|---------|---------|----------------------------------------------------------------|------------------------------------------------------| | Parameter | Symbol | Min. | Max. | Units | Conditions | | SCL and SDA pins: | | | | | | | High-level input voltage | VIH | 0.7 Vcc | | V | (Note) | | Low-level input voltage | VIL | | 0.3 Vcc | V | (Note) | | Hysteresis of Schmitt Trigger inputs | VHYS | .05 Vcc | _ | V | VCC ≥ 2.5V <b>(Note)</b> | | Low-level output voltage | VOL | | 0.4 | V | IOL = 3.0 mA, VCC = 4.5V<br>IOL = 2.1 mA, VCC = 2.5V | | Input leakage current | ILI | _ | ±1 | μΑ | VIN = VCC or VSS | | Output leakage current | ILO | 1 | ±1 | μΑ | Vout = Vcc or Vss | | Pin capacitance (all inputs/outputs) | CIN,<br>COUT | _ | | pF | VCC = 5.0V <b>(Note)</b><br>TA = 25°C, f = 1 MHz | | Operating current | Icc Write | _ | 2 | mA | Vcc = 5.5V, SCL = 400 kHz | | | Icc Read | | 1 | mΑ | Vcc = 5.5V, SCL = 400 kHz | | Standby current | Iccs | | 1 | μΑ | VCC = 5.5V, SDA = SCL = VCC | **Note:** This parameter is periodically sampled and not 100% tested. #### FIGURE 1-1: BUS TIMING DATA #### TABLE 1-2: AC CHARACTERISTICS | All Parameters apply across all recommended operating ranges unless otherwise noted | Industrial ( | Commercial (C): $TA = 0^{\circ}C$ to $+70^{\circ}C$ , $VCC = 1.8V$ to $5.5V$ Industrial (I): $TA = -40^{\circ}C$ to $+85^{\circ}C$ , $VCC = 1.8V$ to $5.5V$ Automotive (E): $TA = -40^{\circ}C$ to $+125^{\circ}C$ , $VCC = 4.5V$ to $5.5V$ | | | | | | | |--------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|----------------------------------------------------------------------------|--|--|--| | Parameter | Symbol | Min | Max | Units | Conditions | | | | | Clock frequency | FCLK | _<br>_<br>_ | 100<br>100<br>400 | kHz | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Clock high time | THIGH | 4000<br>4000<br>600 | _<br>_<br>_ | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Clock low time | TLOW | 4700<br>4700<br>1300 | _<br>_<br>_ | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | SDA and SCL rise time (Note 1) | TR | _<br>_<br>_ | 1000<br>1000<br>300 | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | SDA and SCL fall time | TF | _ | 300 | ns | (Note 1) | | | | | Start condition hold time | THD:STA | 4000<br>4000<br>600 | _<br>_<br>_ | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Start condition setup time | Tsu:sta | 4700<br>4700<br>600 | _<br>_<br>_ | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Data input hold time | THD:DAT | 0 | _ | ns | (Note 2) | | | | | Data input setup time | Tsu:DAT | 250<br>250<br>100 | | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Stop condition setup time | Tsu:sto | 4000<br>4000<br>600 | _<br>_<br>_ | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Output valid from clock (Note 2) | Таа | _<br>_<br>_ | 3500<br>3500<br>900 | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Bus free time: Time the bus must<br>be free before a new transmis-<br>sion can start | TBUF | 4700<br>4700<br>1300 | _<br>_<br>_ | ns | 4.5V ≤ Vcc ≤ 5.5V (E Temp range)<br>1.8V ≤ Vcc ≤ 4.5V<br>4.5V ≤ Vcc ≤ 5.5V | | | | | Output fall time from VIH minimum to VIL maximum | TOF | 20+0.1<br>CB | 250 | ns | (Note 1), CB ≤ 100 pF | | | | | Input filter spike suppression (SDA and SCL pins) | TSP | _ | 50 | ns | (Notes 1, 3) | | | | | Write cycle time | Twc | _ | 4 | ms | | | | | | Endurance | | 1M | _ | cycles | (Note 4) | | | | - **Note 1:** Not 100% tested. CB = total capacitance of one bus line in pF. - 2: As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. - **3:** The combined TsP and VHYS specifications are due to new Schmitt Trigger inputs which provide improved noise spike suppression. This eliminates the need for a TI specification for standard operation. - **4:** This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained on www.microchip.com. #### 2.0 PIN DESCRIPTIONS #### 2.1 SDA Serial Data This is a bidirectional pin used to transfer addresses and data into and data out of the device. It is an open drain terminal, therefore the SDA bus requires a pull-up resistor to VCC (typical 10 k $\Omega$ for 100 kHz, 2 k $\Omega$ for 400 kHz). For normal data transfer SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the Start and Stop conditions. #### 2.2 SCL Serial Clock This input is used to synchronize the data transfer from and to the device. #### 2.3 Noise Protection The SCL and SDA inputs have Schmitt Trigger and filter circuits which suppress noise spikes to assure proper device operation even on a noisy bus. #### 3.0 FUNCTIONAL DESCRIPTION The 24XX00 supports a bidirectional 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter, and a device receiving data as a receiver. The bus has to be controlled by a master device which generates the serial clock (SCL), controls the bus access, and generates the Start and Stop conditions, while the 24XX00 works as slave. Both master and slave can operate as transmitter or receiver, but the master device determines which mode is activated. ## 4.0 BUS CHARACTERISTICS The following bus protocol has been defined: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as a Start or Stop condition. Accordingly, the following bus conditions have been defined (Figure 4-1). #### 4.1 Bus Not Busy (A) Both data and clock lines remain high. ### 4.2 Start Data Transfer (B) A high-to-low transition of the SDA line while the clock (SCL) is high determines a Start condition. All commands must be preceded by a Start condition. #### 4.3 Stop Data Transfer (C) A low-to-high transition of the SDA line while the clock (SCL) is high determines a Stop condition. All operations must be ended with a Stop condition. #### 4.4 Data Valid (D) The state of the data line represents valid data when, after a Start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one bit of data per clock pulse. Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of the data bytes transferred between the Start and Stop conditions is determined by the master device and is theoretically unlimited. #### 4.5 Acknowledge Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this Acknowledge bit. **Note:** The 24XX00 does not generate any Acknowledge bits if an internal programming cycle is in progress. The device that acknowledges has to pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an Acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line high to enable the master to generate the Stop condition (Figure 4-2). #### FIGURE 4-1: DATA TRANSFER SEQUENCE ON THE SERIAL BUS #### FIGURE 4-2: ACKNOWLEDGE TIMING #### 5.0 DEVICE ADDRESSING After generating a Start condition, the bus master transmits a control byte consisting of a slave address and a Read/Write bit that indicates what type of operation is to be performed. The slave address for the 24XX00 consists of a 4-bit device code '1010' followed by three don't care bits. The last bit of the control byte determines the operation to be performed. When set to a one a read operation is selected, and when set to a zero a write operation is selected. (Figure 5-1). The 24XX00 monitors the bus for its corresponding slave address all the time. It generates an Acknowledge bit if the slave address was true and it is not in a Programming mode. FIGURE 5-1: CONTROL BYTE FORMAT #### 6.0 WRITE OPERATIONS ### 6.1 Byte Write Following the Start signal from the master, the device code (4 bits), the don't care bits (3 bits), and the $R/\overline{W}$ bit (which is a logic low) are placed onto the bus by the master transmitter. This indicates to the addressed slave receiver that a byte with a word address will follow after it has generated an Acknowledge bit during the ninth clock cycle. Therefore, the next byte transmitted by the master is the word address and will be written into the address pointer of the 24XX00. Only the lower four address bits are used by the device, and the upper four bits are don't cares. The 24XX00 will acknowledge the address byte and the master device will then transmit the data word to be written into the addressed memory location. The 24XX00 acknowledges again and the master generates a Stop condition. This initiates the internal write cycle, and during this time the 24XX00 will not generate Acknowledge signals (Figure 7-2). After a byte Write command, the internal address counter will not be incremented and will point to the same address location that was just written. If a Stop bit is transmitted to the device at any point in the Write command sequence before the entire sequence is complete, then the command will abort and no data will be written. If more than 8 data bits are transmitted before the Stop bit is sent, then the device will clear the previously loaded byte and begin loading the data buffer again. If more than one data byte is transmitted to the device and a Stop bit is sent before a full eight data bits have been transmitted, then the Write command will abort and no data will be written. The 24XX00 employs a Vcc threshold detector circuit which disables the internal erase/write logic if the Vcc is below 1.5V (24AA00 and 24LC00) or 3.8V (24C00) at nominal conditions. #### 7.0 ACKNOWLEDGE POLLING Since the device will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (this feature can be used to maximize bus throughput). Once the Stop condition for a Write command has been issued from the master, the device initiates the internally timed write cycle. ACK polling can be initiated immediately. This involves the master sending a Start condition followed by the control byte for a Write command ( $R/\overline{W}=0$ ). If the device is still busy with the write cycle, then no ACK will be returned. If no ACK is returned, then the Start bit and control byte must be re-sent. If the cycle is complete, then the device will return the ACK and the master can then proceed with the next Read or Write command. See Figure 7-1 for flow diagram. FIGURE 7-1: ACKNOWLEDGE POLLING FLOW #### FIGURE 7-2: BYTE WRITE #### 8.0 READ OPERATIONS Read operations are initiated in the same $\underline{w}$ ay as write operations with the exception that the R/ $\overline{W}$ bit of the slave address is set to one. There are three basic types of read operations: current address read, random read, and sequential read. #### 8.1 Current Address Read The 24XX00 contains an address counter that maintains the address of the last word accessed, internally incremented by one. Therefore, if the previous read access was to address n, the next current address read operation would access data from address n + 1. Upon receipt of the slave address with the $R/\overline{W}$ bit set to one, the device issues an acknowledge and transmits the eight-bit data word. The master will not acknowledge the transfer but does generate a Stop condition and the device discontinues transmission (Figure 8-1). #### 8.2 Random Read Random read operations allow the master to access any memory location in a random manner. To perform this type of read operation, first the word address must be set. This is done by sending the word address to the device as part of a write operation. After the word address is sent, the master generates a Start condition following the acknowledge. This terminates the write operation, but not before the internal address pointer is set. Then the master issues the control byte again but with the R/W bit set to a one. The 24XX00 will then issue an acknowledge and transmits the eight bit data word. The master will not acknowledge the transfer but does generate a Stop condition and the device discontinues transmission (Figure 8-2). After this command, the internal address counter will point to the address location following the one that was just read. #### 8.3 Sequential Read Sequential reads are initiated in the same way as a random read except that after the device transmits the first data byte, the master issues an acknowledge as opposed to a Stop condition in a random read. This directs the device to transmit the next sequentially addressed 8-bit word (Figure 8-3). To provide sequential reads the 24XX00 contains an internal address pointer which is incremented by one at the completion of each read operation. This address pointer allows the entire memory contents to be serially read during one operation. FIGURE 8-1: CURRENT ADDRESS READ #### FIGURE 8-2: **RANDOM READ** BUS ACTIVITY MASTER CONTROL BYTE WORD ADDRESS (n) CONTROL BYTE DATA (n) 0 1 0 X X X SDA LINE N O A C K A C K A C K **BUS ACTIVITY** A C K X = Don't Care Bit #### 9.0 PACKAGING INFORMATION ### 9.1 Package Marking Information 8-Lead TSSOP Example: | Part<br>Number | TSSOP Marking<br>Code | | | | |----------------|-----------------------|---------|--|--| | Number | STD | Pb-Free | | | | 24AA00 | 4A00 | G4A0 | | | | 24LC00 | 4L00 | G4L0 | | | ### 5-Lead SOT-23 | | SOT-23 Marking Code | | | | | | | |-------------|---------------------|----|----|--|--|--|--| | Part Number | С | I | E | | | | | | 24AA00 | A0 | B0 | _ | | | | | | 24LC00 | L0 | M0 | N0 | | | | | | 24C00 | C0 | D0 | E0 | | | | | **Note:** Pb-free parts are marked same as standard finish. Pb-free part number using "G" suffix is marked on carton.. | 工 | <u>.</u> | |---|----------| | | M03F | Example: | Legend: | XXX | Customer specific information* | |---------|-----|--------------------------------| |---------|-----|--------------------------------| T Temperature grade (I,E) YY Year code (last 2 digits of calendar year) Y Year code (last digit of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code te: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information. Standard QTP marking consists of Microchip part number, year code, week code, and traceability code. # 8-Lead Plastic Dual In-line (P) - 300 mil (PDIP) | | Units | s INCHES* | | | MILLIMETERS | | | |----------------------------|------------------|-----------|------|------|-------------|------|-------| | Dimension | Dimension Limits | | | MAX | MIN | NOM | MAX | | Number of Pins | n | | 8 | | | 8 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | Α | .140 | .155 | .170 | 3.56 | 3.94 | 4.32 | | Molded Package Thickness | A2 | .115 | .130 | .145 | 2.92 | 3.30 | 3.68 | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | Shoulder to Shoulder Width | Е | .300 | .313 | .325 | 7.62 | 7.94 | 8.26 | | Molded Package Width | E1 | .240 | .250 | .260 | 6.10 | 6.35 | 6.60 | | Overall Length | D | .360 | .373 | .385 | 9.14 | 9.46 | 9.78 | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | Upper Lead Width | B1 | .045 | .058 | .070 | 1.14 | 1.46 | 1.78 | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | Overall Row Spacing § | eВ | .310 | .370 | .430 | 7.87 | 9.40 | 10.92 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-018 <sup>\*</sup> Controlling Parameter § Significant Characteristic # 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil (SOIC) | | Units | INCHES* | | | MILLIMETERS | | | |--------------------------|--------|---------|------|------|-------------|------|------| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 8 | | | 8 | | | Pitch | р | | .050 | | | 1.27 | | | Overall Height | Α | .053 | .061 | .069 | 1.35 | 1.55 | 1.75 | | Molded Package Thickness | A2 | .052 | .056 | .061 | 1.32 | 1.42 | 1.55 | | Standoff § | A1 | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 | | Overall Width | Е | .228 | .237 | .244 | 5.79 | 6.02 | 6.20 | | Molded Package Width | E1 | .146 | .154 | .157 | 3.71 | 3.91 | 3.99 | | Overall Length | D | .189 | .193 | .197 | 4.80 | 4.90 | 5.00 | | Chamfer Distance | h | .010 | .015 | .020 | 0.25 | 0.38 | 0.51 | | Foot Length | L | .019 | .025 | .030 | 0.48 | 0.62 | 0.76 | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | Lead Thickness | С | .008 | .009 | .010 | 0.20 | 0.23 | 0.25 | | Lead Width | В | .013 | .017 | .020 | 0.33 | 0.42 | 0.51 | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-012 Drawing No. C04-057 <sup>\*</sup> Controlling Parameter § Significant Characteristic # 8-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm (TSSOP) | | Units | | INCHES | | | MILLIMETERS* | | | |--------------------------|-----------|------|--------|------|------|--------------|------|--| | Dimensi | on Limits | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 8 | | | 8 | | | | Pitch | р | | .026 | | | 0.65 | | | | Overall Height | Α | | | .043 | | | 1.10 | | | Molded Package Thickness | A2 | .033 | .035 | .037 | 0.85 | 0.90 | 0.95 | | | Standoff § | A1 | .002 | .004 | .006 | 0.05 | 0.10 | 0.15 | | | Overall Width | E | .246 | .251 | .256 | 6.25 | 6.38 | 6.50 | | | Molded Package Width | E1 | .169 | .173 | .177 | 4.30 | 4.40 | 4.50 | | | Molded Package Length | D | .114 | .118 | .122 | 2.90 | 3.00 | 3.10 | | | Foot Length | L | .020 | .024 | .028 | 0.50 | 0.60 | 0.70 | | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | | Lead Thickness | С | .004 | .006 | .008 | 0.09 | 0.15 | 0.20 | | | Lead Width | В | .007 | .010 | .012 | 0.19 | 0.25 | 0.30 | | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. JEDEC Equivalent: MO-153 Drawing No. C04-086 <sup>\*</sup> Controlling Parameter § Significant Characteristic # 5-Lead Plastic Small Outline Transistor (OT) (SOT-23) | | Units INCHES* | | | MILLIMETERS | | | | |----------------------------|---------------|------|------|-------------|------|------|------| | Dimensior | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 5 | | | 5 | | | Pitch | р | | .038 | | | 0.95 | | | Outside lead pitch (basic) | p1 | | .075 | | | 1.90 | | | Overall Height | Α | .035 | .046 | .057 | 0.90 | 1.18 | 1.45 | | Molded Package Thickness | A2 | .035 | .043 | .051 | 0.90 | 1.10 | 1.30 | | Standoff § | A1 | .000 | .003 | .006 | 0.00 | 0.08 | 0.15 | | Overall Width | Е | .102 | .110 | .118 | 2.60 | 2.80 | 3.00 | | Molded Package Width | E1 | .059 | .064 | .069 | 1.50 | 1.63 | 1.75 | | Overall Length | D | .110 | .116 | .122 | 2.80 | 2.95 | 3.10 | | Foot Length | L | .014 | .018 | .022 | 0.35 | 0.45 | 0.55 | | Foot Angle | ф | 0 | 5 | 10 | 0 | 5 | 10 | | Lead Thickness | С | .004 | .006 | .008 | 0.09 | 0.15 | 0.20 | | Lead Width | В | .014 | .017 | .020 | 0.35 | 0.43 | 0.50 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | <sup>\*</sup> Controlling Parameter § Significant Characteristic Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-178 Drawing No. C04-091 #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. #### Sales and Support #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277 - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. #### **Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. NOTES: #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, MPLAB, PIC, PICmicro, PICSTART, PRO MATE and PowerSmart are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Application Maestro, dsPICDEM, dsPICDEM.net, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPIC, Select Mode, SmartSensor, SmartShunt, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2003, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified. # WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com 3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307 **Boston** 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** 4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo 2767 S. Albright Road Kokomo, IN 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 **Phoenix** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-4338 San Jose 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 Toronto 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC Australia Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Unit 915 Olii 913 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104 China - Chengdu Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599 China - Fuzhou Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Hong Kong SAR Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 China - Shanghai Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 China - Shenzhen Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033, China Tel: 86-755-82901380 Fax: 86-755-8295-1393 China - Shunde Room 401, Hongjian Building No. 2 Fengxiangnan Road, Ronggui Town Shunde City, Guangdong 528303, China Tel: 86-765-8395507 Fax: 86-765-8395571 China - Qingdao Rm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205 India Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062 Japan Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Singapore 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan Kaohsiung Branch 30F - 1 No. 8 Min Chuan 2nd Road Kaohsiung 806, Taiwan Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** Austria Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 Denmark Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45-4420-9895 Fax: 45-4420-9910 France Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy Via Quasimodo, 12 20025 Legnano (MI) Milan, Italy Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands P. A. De Biesbosch 14 NL-5152 SC Drunen, Netherlands Tel: 31-416-690399 Fax: 31-416-690340 **United Kingdom** 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44-118-921-5869 Fax: 44-118-921-5820 07/28/03