## **SAA5281** #### **FEATURES** - Complete Teletext and VPS decoding in a single package - Built-in 8K × 8 memory for up to 8 page storage - Enhanced mode allows 7 Fastext pages and 8 pages of TOP to be captured - · Ability to request only subtitle pages - · Acquisition and decoding of VPS data - Data valid output available to indicate reception of error-free VPS or packet 8/30/2 data - Software and hardware compatible with SAA5246 and SAA5248 - · Meshing display within boxes - Separate data checking algorithms and pointers for each acquisition channel - 24:18 Hamming checker - · Automatic packet 26 extension character processing - Indication of Line 23 for external use - 13.5 MHz clock output to drive external microcontroller - Detection of Spanish transmissions to disable flicker-stopper - Compatible with Philips' one-chip TV IC (TDA836X) for scan-locking applications. ### **DESCRIPTION** The IVT1.8\* is a single-chip Teletext decoder IC for decoding 625-line based World System Teletext transmissions. The device is based on IVT1.0VPS and has reception facilities for the 5 MHz biphase VPS signal. It is intended for use in video recorders, in particular to implement the VPT facility (VCR programming via Teletext). With suitable software both VPT standards (EBU PDC System A and System B) can be accommodated to allow operation from any European VPT transmission. Automatic processing of packet 26 transmissions is also possible. No external memory is required as an 8K × 8 DRAM is included on-chip for up to 8 page storage. An enhanced mode allows 7 Fastext pages to be stored, with one chapter used to store extension packets. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-------------------|-------------------------------------------------------|------|------|------|------| | $V_{DD}$ | supply voltage | 4.5 | 5.0 | 5.5 | V | | I <sub>DD</sub> | supply current | _ | 75 | 150 | mA | | V <sub>sync</sub> | sync voltage amplitude | 0.1 | 0.3 | 0.6 | V | | $V_{vid(p-p)}$ | video input voltage amplitude<br>(peak-to-peak value) | 0.7 | 1.0 | 1.4 | V | | f <sub>xtal</sub> | crystal frequency | _ | 27 | _ | MHz | | T <sub>amb</sub> | operating ambient temperature | -20 | _ | +70 | °C | ### **ORDERING INFORMATION** | TYPE NUMBER | | PA | CKAGE | | |--------------|------|--------------|----------|----------| | I TPE NUMBER | PINS | PIN POSITION | MATERIAL | CODE | | SAA5281P | 48 | DIP48 | plastic | SOT240-1 | | SAA5281ZP | 52 | SDIP52 | plastic | SOT247-1 | SAA5281 ## **BLOCK DIAGRAM** SAA5281 ## **PINNING** | 2,415.21 | Р | IN | | | |---------------------|------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SYMBOL | SOT240-1 | SOT247-1 | DESCRIPTION | | | V <sub>DD1</sub> | 1 | 52 | +5 V supply 1. | | | OSCOUT | 2 | 1 | 27 MHz crystal oscillator output. | | | OSCIN | 3 | 2 | 27 MHz crystal oscillator input. | | | OSCGND | 4 | 3 | 0 V crystal oscillator ground. | | | V <sub>SS1</sub> | 5 | 4, 5 | 0 V ground. | | | REF+ | 6 | 6 | Positive reference voltage for ADC. This pin should be connected to ground via a 100 nF capacitor. | | | BLACK | 7 | 8 | Video black level storage input/output. This pin should be connected to ground via a 100 nF capacitor. | | | CVBS | 8 | 9 | Composite video input. A positive-going 1 V (peak-to-peak) input is required, connected via a 100 nF capacitor. | | | IREF | 9 | 10 | Reference current input, connected to ground via a 27 $k\Omega$ resistor. | | | V <sub>DD2</sub> | 10 | 11 | +5 V supply 2. | | | POL | 11 | 12 | STTV/LFB/FFB polarity selection input. | | | STTV/LFB | 12 | 13 | Sync to TV output line flyback input. Function controlled by an internal register bit (scan sync mode). | | | VCR/FFB | 13 | 14 | PLL time constant switch/field input. Function controlled by an internal register bit (scan sync mode). | | | V <sub>SS2</sub> | 14 | 15 | 0 V ground; connected to V <sub>SS1</sub> for normal operation. | | | R | 15 | 16 | Dot rate character output of the RED colour information. | | | G | 16 | 17 | Dot rate character output of the GREEN colour information. | | | В | 17 | 18 | Dot rate character output of the BLUE colour information. | | | RGBREF | 18 | 19 | Input DC voltage to define the output high level on the RGB pins. | | | BLAN | 19 | 20 | Dot rate fast blanking output. | | | COR | 20 | 21 | Programmable output to provide contrast reduction of the TV picture for mixed text and picture displays or when viewing newsflash/subtitle pages. Open-drain output. | | | ODD/EVEN<br>(or DV) | 21 | 22 | In ODD/EVEN mode a 25 Hz output synchronized with the CVBS input field sync pulses to produce a non-interlaced display by adjustment of the vertical deflection currents. In $\overline{\text{DV}}$ mode a VPT data valid signal is used to indicate reception of error-free VPS or 8/30 format 2 data. | | | Y | 22 | 23 | Dot rate character output of teletext foreground colour information. Open-drain output. | | | SCL | 23 | 24 | Serial clock input for I <sup>2</sup> C-bus. It can still be driven HIGH during power-down of the device. | | | SDA | 24 | 25 | Serial data port for the I <sup>2</sup> C-bus. Open-drain output. It can still be driven HIGH during power-down of the device. | | | V <sub>SS3</sub> | 25 | 26 | 0 V ground. | | | i.c. | 26 to 35,<br>38 to 43,<br>45 to 48 | 27 to 32,<br>35 to 38,<br>41 to 46,<br>48 to 51 | Internally connected. Normally open-circuit. | | ## SAA5281 | SYMBOL | | | | |---------|----------|-----------|--------------------------------------------------------------------------------------------------------------| | STWIBOL | SOT240-1 | SOT247-1 | DESCRIPTION | | CLK EN | 36 | 39 | Clock enable input to enable the clock output (CLP O/P; pin 37). Internal pull-down normally disables clock. | | CLK O/P | 37 | 40 | 13.5 MHz clock output to drive an external microcontroller. | | LINE 23 | 44 | 47 | Output for indication of Line 23 for use with external circuitry. | | n.c. | - | 7, 33, 34 | Not connected. Normally open-circuit. | SAA5281 ## **QUALITY AND RELIABILITY** This device will meet Philips Semiconductors General Quality Specification for Business group "Consumer Integrated Circuits SNW-FQ-611-Part E". The principal requirements are shown in Tables 1 to 4. ### Group A Table 1 Acceptance tests per lot. | TEST | REQUIREMENTS <sup>(1)</sup> | |------------|-----------------------------| | Mechanical | cumulative target: <100 ppm | | Electrical | cumulative target: <100 ppm | ### Group B Table 2 Processability tests (by package family). | TEST | REQUIREMENTS <sup>(1)</sup> | |------------------------|-----------------------------| | Solderability | <7% LTPD | | Mechanical | <15% LTPD | | Solder heat resistance | <15% LTPD | ## **Group C** Table 3 Reliability tests (by process family). | TEST | CONDITIONS | REQUIREMENTS(1) | |---------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------| | Operational life | 168 hours at T <sub>j</sub> = 150 °C | <1500 FPM; equivalent to<br><100 FITS at T <sub>j</sub> = 70 °C | | Humidity life | temperature, humidity, bias<br>1000 hours, 85 °C, 85% RH<br>(or equivalent test) | <2000 FPM | | Temperature cycling performance | T <sub>stg(min)</sub> to T <sub>stg(max)</sub> | <2000 FPM | Table 4 Reliability tests (by device type). | TEST | CONDITIONS | REQUIREMENTS <sup>(1)</sup> | |------------------|-----------------------------------------------------------|-----------------------------| | ESD and latch-up | ESD Human body model 2000 V, 100 pF, 1.5 k $\Omega$ | <15% LTPD | | | ESD Machine model 200 V, 200 pF, 0 $\Omega$ | <15% LTPD | | | latch-up 100 mA, 1.5 × V <sub>DD</sub> (absolute maximum) | <15% LTPD | ## Notes to Tables 1 to 4 1. ppm = fraction of defective devices, in parts per million. LTPD = Lot Tolerance Percent Defective. FPM = fraction of devices failing at test condition, in Failures Per Million. FITS = Failures In Time Standard. SAA5281 ## LIMITING VALUES In accordance with Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |------------------|----------------------------------|------|-----------------------|------| | V <sub>DD</sub> | supply voltage (all supplies) | -0.3 | +6.5 | V | | VI | input voltage (any input) | -0.3 | V <sub>DD</sub> + 0.5 | V | | Vo | output voltage (any output) | -0.3 | V <sub>DD</sub> + 0.5 | V | | Io | output current (each output) | _ | ±10 | mA | | I <sub>IOK</sub> | DC input or output diode current | _ | ±20 | mA | | T <sub>amb</sub> | operating ambient temperature | -20 | +70 | °C | ## CHARACTERISTICS $V_{DD}$ = 5 V $\pm$ 10%; $T_{amb}$ = -20 to +70 °C; pin numbers refer DIP48 package; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|-----------------------------------------------------------------------------------------------------------|------------|------|--------------------|------|------| | Supplies | | | ' | | 1 | • | | $V_{DD}$ | supply voltage | | 4.5 | 5.0 | 5.5 | V | | I <sub>DDtot</sub> | total supply current | | _ | 75 | 150 | mA | | Inputs | | | • | • | • | • | | CVBS | | | | | | | | V <sub>sync</sub> | sync voltage amplitude | | 0.1 | 0.3 | 0.6 | V | | V <sub>burst(p-p)</sub> | colour burst amplitude<br>(peak-to-peak value) | | 0.0 | 0.3 | 4.0 | V | | t <sub>d(sync)</sub> | delay from CVBS to TCS<br>output from STTV buffer<br>(nominal video, average of<br>leading/trailing edge) | | -150 | 0 | +150 | ns | | $\Delta t_{d(sync)}$ | change in sync delay between<br>all black and all white video<br>input at nominal levels | | 0 | _ | 25 | ns | | $V_{\text{vid}(p-p)}$ | video input voltage amplitude (peak-to-peak value) | | 0.7 | 1.0 | 1.4 | V | | V <sub>dat(text)</sub> | teletext data voltage amplitude | | 0.29 | 0.46 | 0.71 | V | | Δf/f | display PLL capture range | | ±7 | _ | _ | % | | Z <sub>source</sub> | source impedance | | _ | _ | 250 | Ω | | VI | input switching voltage level of sync separator | | 1.7 | 2.0 | 2.3 | V | | Z <sub>I</sub> | input impedance | | 2.5 | 5.0 | _ | kΩ | | Cı | input capacitance | | _ | - | 10 | pF | | IREF | | | • | • | • | • | | R <sub>gnd</sub> | resistor to ground | | _ | 27 | _ | kΩ | | V <sub>i</sub> | input voltage | | _ | 0.5V <sub>DD</sub> | - | V | SAA5281 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|--------------------------------------------------------|-----------------------|------|------|-----------------------|------| | POL | | | 1 | | ' | | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | _ | +0.8 | V | | V <sub>IH</sub> | HIGH level input voltage | | 2.0 | _ | V <sub>DD</sub> + 0.5 | V | | ILI | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | Cı | input capacitance | | _ | _ | 10 | pF | | LFB | | | ! | | | | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | _ | tbf | V | | V <sub>IH</sub> | HIGH level input voltage | | tbf | _ | V <sub>DD</sub> + 0.5 | V | | I <sub>LI</sub> | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | I <sub>lmax</sub> | maximum input current | note 1 | -1 | _ | +1 | mA | | t <sub>dLFB</sub> | delay between LFB front edge and input video line sync | | - | 250 | - | ns | | VCR/FFB | | I | | | | | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | _ | +0.8 | V | | V <sub>IH</sub> | HIGH level input voltage | | 2.0 | _ | V <sub>DD</sub> + 0.5 | V | | <br> <sub>LI</sub> | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | I <sub>lmax</sub> | maximum input current | note 1 | -1 | _ | +1 | mA | | RGBREF | • | | ! | | ' | | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | _ | V <sub>DD</sub> | V | | ILI | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | SCL | | ı | • | | <u>'</u> | | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | _ | +1.5 | V | | V <sub>IH</sub> | HIGH level input voltage | | 3.0 | _ | V <sub>DD</sub> + 0.5 | V | | I <sub>LI</sub> | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | Cı | input capacitance | | _ | _ | 10 | pF | | f <sub>clk</sub> | clock frequency | | 0 | _ | 100 | kHz | | t <sub>r</sub> | input rise time | between 10% and 90% | _ | - | 2 | μs | | t <sub>f</sub> | input fall time | between 90% and 10% | _ | _ | 2 | μs | | Inputs/out | puts | • | • | • | • | • | | CRYSTAL O | SCILLATOR (OSCIN; OSCOUT) | | | | | | | V <sub>osc(p-p)</sub> | oscillator voltage amplitude (peak-to-peak value) | | _ | 1.0 | _ | V | | G <sub>v</sub> | small signal voltage gain | | _ | 1.0 | _ | | | G <sub>m</sub> | mutual conductance | | 5.0 | _ | _ | mS | | C <sub>I</sub> | input capacitance | | _ | _ | 10 | pF | | C <sub>fb</sub> | feedback capacitance | | _ | 1 | 1_ | pF | SAA5281 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------|---------------------|------------------------------|------| | BLACK | 1 | - | 1 | | • | ' | | C <sub>black</sub> | storage capacitor to ground | | _ | 100 | _ | nF | | V <sub>black</sub> | black level voltage for nominal sync amplitude | | 1.8 | 2.15 | 2.5 | V | | I <sub>LI</sub> | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | SDA (OPEN | N-DRAIN INPUT/OUTPUT) | | | - | • | | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | _ | +1.5 | V | | V <sub>IH</sub> | HIGH level input voltage | | 3.0 | _ | V <sub>DD</sub> + 0.5 | V | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 3 mA | 0 | - | 0.5 | V | | <u> </u> | input leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μА | | <br>C <sub>I</sub> | input capacitance | | _ | _ | 10 | pF | | CL | load capacitance | | - | - | 400 | pF | | <br>t <sub>r</sub> | input rise time | between 10% and 90% | _ | _ | 2 | μs | | t <sub>f</sub> | input fall time | between 90% and 10% | _ | _ | 2 | μs | | t <sub>f</sub> | output fall time | between 3 V and 1 V | - | - | 200 | ns | | Outputs | | | 1 | | | 1 | | STTV | | | | | | | | G <sub>sttv</sub> | gain of STTV relative to video input | | 0.9 | 1.0 | 1.1 | | | V <sub>tcs</sub> | TCS voltage amplitude | | 0.2 | 0.3 | 0.45 | V | | $\Delta V_{tcs}$ | DC shift between TCS output and nominal video output | | _ | - | 0.15 | V | | I <sub>O</sub> | output drive current | | _ | _ | 3.0 | mA | | C <sub>L</sub> | load capacitance | | _ | _ | 100 | pF | | R, G AND E | 3 | I | | | 1 | • | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 2 mA | 0 | | 0.2 | V | | V <sub>OH</sub> | HIGH level output voltage | $I_{OH} = -1.6 \text{ mA};$<br>$V_{RGBREF} < V_{DD} - 2 \text{ V};$<br>note 2 | V <sub>RGBREF</sub><br>- 0.25 | V <sub>RGBREF</sub> | V <sub>RGBREF</sub><br>+ 0.5 | V | | Z <sub>o</sub> | output impedance | | _ | _ | 200 | Ω | | C <sub>L</sub> | load capacitance | | _ | _ | 50 | pF | | t <sub>r</sub> | output rise time | between 10% and 90% | _ | _ | 20 | ns | | t <sub>f</sub> | output fall time | between 90% and 10% | _ | _ | 20 | ns | | BLAN | | | | | | | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 1.6 mA | 0 | _ | 0.4 | V | | V <sub>OH</sub> | HIGH level output voltage | $I_{OH} = -0.2 \text{ mA}$ | 1.1 | _ | - | V | | <del></del> | | I <sub>OH</sub> = 0 mA | _ | _ | 2.8 | V | | C <sub>L</sub> | load capacitance | | _ | _ | 50 | pF | | | output rise time | between 10% and 90% | _ | _ | 20 | ns | | t <sub>r</sub> | output rise time | DCTWCCII 1070 and 3070 | 1 = | | 120 | 113 | SAA5281 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------|------| | ODD/EVE | N OR DV | | • | • | ' | | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 1.6 mA | 0 | _ | 0.4 | V | | V <sub>OH</sub> | HIGH level output voltage | I <sub>OH</sub> = -1.6 mA | V <sub>DD</sub> - 0.4 | _ | V <sub>DD</sub> | V | | CL | load capacitance | | _ | _ | 120 | pF | | t <sub>r</sub> | output rise time | between 0.6 V and 2.2 V | _ | _ | 50 | ns | | t <sub>f</sub> | output fall time | between 0.6 V and 2.2 V | _ | _ | 50 | ns | | COR AND | (OPEN-DRAIN OUTPUTS) | • | • | | • | | | V <sub>OH</sub> | HIGH level pull-up output voltage | | - | - | V <sub>DD</sub> | V | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 2 mA | 0 | - | 0.4 | V | | | | I <sub>OL</sub> = 5 mA | 0 | _ | 1.0 | V | | C <sub>L</sub> | load capacitance | | _ | _ | 25 | pF | | t <sub>f</sub> | output fall time | load resistor of 1.2 k $\Omega$ to V <sub>DD</sub> ; measured between V <sub>DD</sub> – 0.5 V and 1.5 V | _ | - | 50 | ns | | I <sub>LO</sub> | output leakage current | $V_I = 0$ to $V_{DD}$ | -10 | _ | +10 | μΑ | | t <sub>skew</sub> | skew delay between display outputs R, G, B, COR, Y and BLAN | | - | - | 20 | ns | | I <sup>2</sup> C-bus tir | ming (see Fig.4) | | | | | | | t <sub>LOW</sub> | SCL clock LOW time | | 4.0 | _ | _ | μs | | t <sub>HIGH</sub> | SCL clock HIGH time | | 4.0 | _ | _ | μs | | t <sub>SU;DAT</sub> | data set-up time | | 250 | _ | _ | ns | | t <sub>HD;DAT</sub> | data hold time | | 170 | _ | _ | ns | | t <sub>SU;STO</sub> | set-up time from clock HIGH to STOP | | 4.0 | _ | _ | μs | | t <sub>BUF</sub> | START set-up time following a STOP | | 4.0 | _ | _ | μs | | t <sub>HD;STA</sub> | START hold time | | 4.0 | _ | _ | μs | | t <sub>SU;STA</sub> | START set-up time following a clock LOW-to-HIGH transition | | 4.0 | - | _ | μs | ## **Notes** - This current is the maximum allowed into the inputs when line and field flyback signals are connected to these inputs. Series current limiting resistors must be used to limit the input currents to ±1 mA. - 2. Voltage level V<sub>OH</sub> for R, G and B outputs is taken to be the mean value during the output HIGH time. If higher R, G and B voltage V<sub>OH</sub> levels are required RGBREF voltage level may be raised and a pull-up resistor used at each of these pins provided current specification (I<sub>OL</sub>) is not exceeded. SAA5281 ## **TIMING CHAIN** SAA5281 SAA5281 SAA5281 ### **ON-CHIP MEMORY** ## Page memory organization The organization of the page memory is illustrated by Fig.8. The IVT1.8\* provides an additional row as compared with first generation decoders; this brings the display format up to 40 characters by 25 rows. Rows 0 to 23 form the teletext page; row 24 is the extra row available for software generated status messages and FLOF/FASTEXT prompt information. ### REMARK TO FIG.8 ### Row 0 Row 0 is for the page header. The first seven characters (0 to 6) are free for status messages. Character 8 is an alphanumeric white or green control character, written automatically by IVT1.8\* to give a green rolling header when a page is being looked for. The last eight characters are for rolling time. ### Row 25 The first 10 bytes of row 25 contain control data relating to the received page as shown in Table 5. The remaining 14 bytes are free for use by the microcomputer. SAA5281 Table 5 Row 25 received control data format. | ROW 25 | | | | | | | | | | | | |--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|------|--| | D0 | PU0 | PT0 | MU0 | MT0 | HU0 | HT0 | C7 | C11 | MAG0 | 0 | | | D1 | PU1 | PT1 | MU1 | MT1 | HU1 | HT1 | C8 | C12 | MAG1 | 0 | | | D2 | PU2 | PT2 | MU2 | MT2 | HU2 | C5 | C9 | C13 | MAG2 | 0 | | | D3 | PU3 | PT3 | MU3 | C4 | HU3 | C6 | C10 | C14 | 0 | 0 | | | D4 | HAM.ER FOUND | 0 | | | D5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PBLF | | | D6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Column | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | Table 6 Page number and sub-code for Table 5. | BIT NAME | DESCRIPTION | |---------------|-------------------------------------| | Page number | | | MAG | magazine | | PU | page units | | PT | page tens | | PBLF | page being looked for | | FOUND | LOW for page has been found | | HAM.ER | Hamming error in corresponding byte | | Page sub-code | | | MU | minutes units | | MT | minutes tens | | HU | hours units | | HT | hours tens | | C4 to C14 | transmitted control bits | SAA5281 ## Extension packet memory organization When in normal extension packet enabled mode the rows of information are organized as illustrated in Fig.9. Row 23 of the extension page, as shown in Fig.9, contains packet 8/30. Packet 8/30 is mapped into the IVT1.8\* memory as follows: 8/30/0 and 8/30/1 to Chapter 4 Row 23 8/30/2 and 8/30/3 to Chapter 5 Row 23 8/30/4 to 8/30/15 to Chapter 6 Row 23. Philips Semiconductors Preliminary specification ## Integrated Video input processor and Teletext decoder (IVT1.8\*) SAA5281 ### ENHANCED MODE In enhanced mode, the number of extension packets captured is reduced to the minimum required for FASTEXT operation. The first seven chapters can then be used for storage, using the system of pointers. The arrangement of extension packets is shown in Fig.10. When in enhanced mode and extension packets are disabled, normal 8-page mode is in operation, but the X/26 engine is enabled (unlike normal 8-page mode). SAA5281 ## VPT data memory organization To simplify the software for dual-standard VPT decoders, the VPS data from line 16 is stored in row 25 of Chapter 5 of the page memory, and is aligned to match the packet 8/30 format 2 data as far as possible. The 8/30 format 2 packet is Hamming coded and by setting the appropriate register control bit the data is stored after hardware Hamming correction. There are 4 data bits stored in each column address of memory with an additional Hamming error bit. The data equivalent to the VPS signal is found in columns 12 to 19. Although the VPS data is not Hamming protected, it is stored with 4 data bits per column address in the same way with an additional biphase error bit. The extra space in Row 25 is allocated to two more Line 16 words. They are Word 15 (reserved) and Word 4 (Program Source Identification, ASCII sequential) which may be useful for future applications. Details of the memory organization are shown in Fig.11. The stored data can be read from memory via the I<sup>2</sup>C-bus in the normal way. Multiple reception/majority error correction of the VPS data is the responsibility of the control software, the device simply stores the data as transmitted after biphase decoding. As both VPS and 8/30/2 signals are stored in separate memory locations, it is possible to deal with future situations where both System A and System B transmissions may be present on the same TV channel, the defaults and level of service chosen by the control software. ## SAA5281 **Table 7** Register map (notes 1 to 4). Register maps IVT1.8\* mode registers R0 to R13 are shown in Table 7. R0 to R10, R12 and R13 are WRITE only; R11 is READ/WRITE, R11B is read only. Register map (R3), for page requests, is shown in detail in Table 11. | | 2 | 3 | R11/R11B<br>SELECT | Т0 | sc0 | PRD0 | A0 | PON IN | PON IN | BOX ON 0 | A0 | R0 | 00 | D0 | VCS<br>SIGNAL<br>QUALITY | S0 | AUTO<br>DISPLAY<br>PKT X/24 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------|--------------------|-----------------------|-------------------|--------------------------|--------------------------|---------------------------------------|-----------------------------|----------------|------------|---------------|-------------|---------------------------|---------------------|--------------------------------------| | | Σ | 5 | VCR MODE | 11 | SC1 | PRD1 | A1 | PON OUT | PON OUT | BOX ON 1<br>to 23 | A1 | R1 | CJ | D1 | TEXT<br>SIGNAL<br>QUALITY | S1 | DISABLE<br>PKT X/26 | | | 2 | 2 | DISABLE<br>ODD/EVEN | TCS ON | SC2 | PRD2 | A2 | TEXT IN | TEXT IN | BOX ON 24 | A2 | R2 | C2 | D2 | ROM<br>VER RO | S2 | НАМ<br>СНЕСК<br>24 : 18 | | | 2 | 3 | CBB SLAVE<br>SYNC | DEW/ FULL<br>FIELD | 0 | PRD3 | FREEZE<br>HEADER<br>ONLY | TEXT OUT | TEXT OUT | SINGLE/<br>DOUBLE<br>HEIGHT | CLEAR MEM | R3 | C3 | D3 | ROM VER<br>R1 | S3 | POINTS<br>ENABLE | | | 2 | <b>5</b> | DISABLE<br>HDR ROLL | EXT PKT<br>ENABLE | ACQ CCT A0 | PRD4 | | COR IN | COR IN | <u>TOP</u> /BTM<br>HALF | VPS ENABLE | R4 | C4 | D4 | ROM VER R2 | 위 | VPS ENABLE | | | 4 | 3 | AUTO<br>ODD/EVEN | ACQ ON/OFF | ACQ CCT A1 | ı | ı | COR OUT | COR OUT | CONCEAL/<br>REVEAL ON | ı | ı | C5 | D5 | ROM VER R3 | H | MESHING<br>ENABLE | | | ğ | ŝ | FREE RUN<br>PLL | 7 + P/ 8-BIT | BANK<br>SELECT A2 | ı | ı | BKGND IN | BKGND IN | CURSOR ON | ı | ı | ı | D6 | ROM VER R4 | H2 | CURSOR<br>FREEZE/<br>DEVICE<br>IDENT | | :/: | 2 | à | X/24 POS | VCS TO SCS | HAM CHECK<br>27, 8/30 | ı | ı | BKGND OUT | BKGND OUT | STATUS<br>BTM/TOP | ı | ı | ı | D7 | <u>625</u> /525<br>SYNC | Н3 | ENHANC<br>MODE | | | | Š. | 0 | - | 2 | က | 4 | 2 | 9 | 7 | ω | တ | 10 | 1 | 11B | 12 | 13 | | ( ) Service de la constant con | REGISTER | NAME | Advanced control | Mode | Page request address | Page request data | Display chapter | Display control (normal) | Display control (newsflash /subtitle) | Display mode | Active chapter | Cursor row | Cursor column | Cursor data | Device status | Advanced control 2A | Advanced control 2B | SAA5281 ### Notes to Table 7 - 1. The dash (-) indicates these bits are inactive and must be written to logic 0 for future compatibility. - 2. Certain registers are auto-incremented following an I<sup>2</sup>C-bus transmission byte. These are Register R0 to R3, R4 to R7 and R8 to R12 or R13. - 3. All bits in Registers R0 to R13 are cleared to logic 0 on power-up except bits D0 and D1 of Registers R1, R5 and R6 which are set to logic 1. - 4. All memory is cleared to space (00100000) on power-up, except Row 0 Column 7 Chapter 0, which is alpha white (00000111) as the acquisition circuit is enabled but all pages are on hold. Table 8 Register description. | REGISTER BIT D0 TO D7 | FUNCTION | | | | | | | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | R0 AVANCED CONTROL - auto-increments to Register 1 | | | | | | | | | R11/R11B SELECT | Selects reading of R11 if LOW or R11B if HIGH. | | | | | | | | VCR MODE | If logic 1 selects short time constant mode of PLL. | | | | | | | | DISABLE ODD/EVEN | Forces ODD/EVEN output LOW when logic 1 (see Table 9). | | | | | | | | CBB SLAVE SYNC | When set will modify internal slave sync timing to allow connection to sandcastle of Philips one-chip TV IC (TDA8362). | | | | | | | | DISABLE HDR ROLL | Stops the display update of rolling time and green rolling header during page requests when logic 1. Time updates on page reception only. | | | | | | | | AUTO ODD/EVEN | If logic 1 then ODD/EVEN output only active when no TV picture displayed (see Table 9). | | | | | | | | FREE RUN PLL | Will force the display PLL to free run at 6 MHz when logic 1. | | | | | | | | X/24 POS | Automatic display of FASTEXT prompt row when logic 1. Will also cause Row 24 data transmitted by packet 26 to be written to display, rather than extension memory. | | | | | | | | R1 MODE - auto-increments to | Register 2 | | | | | | | | T0, T1 | Interlace/non-interlace 312/313 line control (see Table 10). | | | | | | | | TCS ON | Text composite sync or direct sync select (see Table 10 for FFB mode selection). | | | | | | | | DEW/FULL FIELD | Field-flyback or full-channel mode. | | | | | | | | EXT PKT ENABLE | Enables reception and storage of extension packets when logic 1. | | | | | | | | ACQ ON/OFF | Acquisition circuits turned off when logic 1. | | | | | | | | 7 + P/8-BIT | 7 bits with parity checking or 8-bit mode. | | | | | | | | VCS TO SCS | Connects VCS from video sync separater to display field sync detector to enable stable display of 60 Hz status messages when logic 1. | | | | | | | | R2 PAGE REQUEST ADDRESS | - auto-increments to Register 3 | | | | | | | | SC0 to SC2 | Start column for page request data (see Table 11). | | | | | | | | 0 | Must be logic 0 for normal operation. | | | | | | | | ACQ CCT A0, A1 | Selects one of four acquisition circuits. | | | | | | | | BANK SELECT A2 | Selects bank of four pages being addressed for acquisition. | | | | | | | | HAM CHECK 27, 8/30 | 8/4 Hamming check packet 27 and 8/30 data. | | | | | | | | R3 PAGE REQUEST DATA - do | es not auto-increment | | | | | | | | PRD0 to PRD4 | See Table 11. | | | | | | | SAA5281 | REGISTER BIT D0 TO D7 | FUNCTION | | | | | | | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | R4 DISPLAY CHAPTER - auto-i | ncrements to Register 5 | | | | | | | | A0 to A2 | Selects one of 8 display chapters. | | | | | | | | FREEZE HEADER ONLY | Freezes the rolling header, but (unlike R0D4) allows the time to roll. | | | | | | | | R5 NORMAL DISPLAY CONTROL - auto-increments to Register 6 | | | | | | | | | R6 NEWSFLASH/SUBTITLE DISPLAY CONTROL - auto-increments to Register 7; note 1 | | | | | | | | | PON | Picture on. | | | | | | | | TEXT | Text on. | | | | | | | | COR | Contrast reduction on. | | | | | | | | BKGND | Background colour on. | | | | | | | | R7 DISPLAY MODE - does not a | auto-increment | | | | | | | | BOX ON 0 | Boxing function allowed on Row 0. | | | | | | | | BOX ON 1 to 23 | Boxing function allowed on Rows1 to 23. | | | | | | | | BOX ON 24 | Boxing function allowed on Row 24. | | | | | | | | SINGLE/DOUBLE HEIGHT | To display double height text. | | | | | | | | TOP/BTM HALF | To select bottom half of page when DOUBLE HEIGHT is logic 1. | | | | | | | | CONCEAL/REVEAL ON | To reveal concealed text. | | | | | | | | CURSOR ON | To display cursor. | | | | | | | | STATUS BTM/TOP | Row 25 displayed above or below the main text. | | | | | | | | R8 ACTIVE CHAPTER - auto-in | crements to Register 9 | | | | | | | | A0 to A2 | Active chapter for data written to or read from memory via the I <sup>2</sup> C-bus. | | | | | | | | CLEAR MEM | When set to logic 1, clears the display memory. This bit is automatically reset. | | | | | | | | VPS ENABLE | VPS acquisition enabled when logic 1. | | | | | | | | R9 CURSOR ROW - auto-increr | nents to Register 10 | | | | | | | | R0 to R4 | Active row for data written to or read from memory via the I <sup>2</sup> C-bus. | | | | | | | | R10 CURSOR COLUMN - auto-i | ncrements to Register 11 or 11B | | | | | | | | C0 to C5 | Active column for data written to or read from memory via the I <sup>2</sup> C-bus. | | | | | | | | R11 CURSOR DATA - does not | auto-increment | | | | | | | | D0 to D7 | Data read from/written to memory via I <sup>2</sup> C-bus, at location pointed to by R9 and R10. This location automatically increments each time R11 is accessed. | | | | | | | | R11B DEVICE STATUS - does r | not auto-increment | | | | | | | | VCS SIGNAL QUALITY | Indicates that the video signal quality is good and PLL is phase-locked to input video when logic 1. | | | | | | | | TEXT SIGNAL QUALITY | If a good teletext signal is being received then logic 1. | | | | | | | | ROM VER R0 to R4 | Indicated language/ROM variant. For Western European is logic 0. R3 and R4 are set HIGH if R13 D6 is logic 1. | | | | | | | | 625/525 SYNC | If the input video is a 525 line signal then logic 1. | | | | | | | | R12 ADVANCED CONTROL 2A | - does not auto-increment | | | | | | | | S0 to S3, H0 to H3 | Each acquisition channel can be programmed to process its page in one of four ways as shown in Table 12. | | | | | | | SAA5281 | REGISTER BIT D0 TO D7 | FUNCTION | | | | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | R13 ADVANCED CONTROL 2B - does not auto-increment | | | | | | | | AUTO DISPLAY PKT X/24 | Status row will show the contents of the row of the extension memory (packet 24) when logic 1. | | | | | | | DISABLE PKT X/26 | Output taken from processing engine written to the display memory when logic 0. Operates independent of the acquisition. | | | | | | | HAM CHECK 24 : 18 | When logic 1 all packet 26 data is stored in extension memory unchecked. | | | | | | | POINTS ENABLE | Enable for acquisition pointers when logic 1. | | | | | | | VPS ENABLE | VPS acquisition enabled when logic 1. | | | | | | | MESHING ENABLE | Enables meshing display function in box mode. | | | | | | | CURSOR FREEZE/<br>DEVICE IDENT | When logic 1, cursor position not updated even if active row and column change. This bit will also cause R3 and R4 of the ROM code in Register R11B to be set HIGH. This allows software to identify the device as an IVT1.8*. An internal '1.8 mode' flag is also set, which enables the operation of R0D4, R4D4 and the subtitle bit in R3. | | | | | | | ENHANC MODE | When logic 1, extension packet data is mapped into the last chapter. Only packet 24, 27/0 and 8/30 are stored. Chapters 0 to 6 can then be used for page storage. If extension packets are not enabled, 8 pages are stored as normal, but X/26 engine is enabled. | | | | | | ### Note 1. These functions have IN and OUT referring to inside and outside the boxing function respectively. Table 9 ODD/EVEN selection. | AUTO<br>ODD/EVEN | DISABLE<br>ODD/EVEN | RESULT | |------------------|---------------------|--------------------------------------------------------------------------------| | 0 | 0 | ODD/EVEN output continuous | | 0 | 1 | ODD/EVEN statically LOW | | 1 | 1 | ODD/EVEN active only when no TV picture displayed | | 1 | 1 | DV output to indicate reception of error-free 8/30/format 2 packet or VPS line | Table 10 Interlace/non-interlace 312/313 line control and ODD/EVEN field detection option. | TCS ON<br>FFB MODE <sup>(2)</sup> | T1 | то | RESULT | |-----------------------------------|----|----|---------------------------------------------------------------------------------| | Х | 0 | 0 | interlaced 312.5/312.5 lines | | Х | 0 | 1 | non-interlaced 312/313 lines (note 1) | | Х | 1 | 0 | non-interlaced 312/313 lines (note 1) | | 0 | 1 | 1 | SCS (scan composite sync) mode: FFB leading edge in first broad pulse of field | | 1 | 1 | 1 | SCS (scan composite sync) mode: FFB leading edge in second broad pulse of field | ### Notes - 1. Reverts to interlaced mode if a newsflash or subtitle is being displayed. - 2. X = don't care. Philips Semiconductors Preliminary specification ## Integrated Video input processor and Teletext decoder (IVT1.8\*) SAA5281 Table 11 Register map for page requests (R3); notes 1 to 6. | START<br>COLUMN | PRD4 | PRD3 | PRD2 | PRD1 | PRD0 | |-----------------|---------------|----------|------|------|------| | 0 | DO CARE | | | | | | | Magazine | HOLD | MAG2 | MAG1 | MAG0 | | 1 | DO CARE | | | | | | | Page tens | PT3 | PT2 | PT1 | PT0 | | 2 | DO CARE | | | | | | | Page units | PU3 | PU2 | PU1 | PU0 | | 3 | DO CARE | | | | | | | Hours tens | SUBTITLE | X | HT1 | HT0 | | 4 | DO CARE | | | | | | | Hours units | HU3 | HU2 | HU1 | HU0 | | 5 | DO CARE | | | | | | | Minutes tens | X | MT2 | MT1 | MT0 | | 6 | DO CARE | | | | | | | Minutes units | MU3 | MU2 | MU1 | MU0 | | 7 | X | X | CH2 | CH1 | CH0 | ## Notes - 1. Abbreviations are as given in Table 6 except for DO CARE bits and CH = chapter address for acquisition chapter. - 2. When the DO CARE bit is set to logic 1 this means the corresponding digit is to be taken into account for page requests. If the DO CARE bit is set to logic 0 the digit is ignored. This allows, for example, normal or timed page selection. - 3. If HOLD is set LOW, the page is held and not updated. - 4. Columns auto-increment on successive I<sup>2</sup>C-bus transmission bytes. - 5. The SUBTITLE bit is only present when the device is in "1.8 mode" (i.e. R13D6 has been set HIGH). - 6. X = don't care. Table 12 Acquisition channel programming. | H0 to H3 <sup>(1)</sup> | S0 to S3 <sup>(1)</sup> | CHECKING ALGORITHM FOR ACQUISITION CHANNEL X | | |-------------------------|-------------------------|---------------------------------------------------------------------------------------------|--| | 0 | 0 | 7-bit + parity for whole page | | | 0 | 1 | 8-bit for whole page | | | 1 | 0 | 8/4 Hamming check for whole page | | | 1 1 | | mixed 8/4 Hamming (columns 0 to 7, 20 to 27) and 7-bit + parity (columns 8 to 19, 28 to 39) | | ### Note These register bits operate in conjunction with 7+P/8-BIT (Register 1, Bit D6) which will over-ride the choice of data checker if set, setting all channels to 8-bit only. If this bit is not set H0 to H3 and S0 to S3 will determine the data checking (default to 7-bit + parity). SAA5281 ## **CLOCK SYSTEMS** ## **Crystal oscillator** The crystal is a conventional Colpitts 3-pin design operating at 27 MHz. The oscillator is sinusoidal and linear, with a controlled output amplitude. This reduces the radiated and conducted level of the 27 MHz fundamental frequency, and reduces the power dissipation in the quartz crystal. It is capable of oscillating with both fundamental and third overtone mode crystals. External components should be used to suppress the fundamental output of the third overtone as illustrated in Fig.12. The crystal characteristics are given in Table 13. Table 13 Crystal characteristics (see Fig.12). | SYMBOL | PARAMETER | TYP. | MAX. | UNIT | | | | | | | |--------------------------------|----------------------|------|-------------------------|--------------------|--|--|--|--|--|--| | Crystal (27 MHz, 3rd overtone) | | | | | | | | | | | | C1 | series capacitance | 1.7 | _ | pF | | | | | | | | C0 | parallel capacitance | 5.2 | - | pF | | | | | | | | C <sub>L</sub> | load capacitance | 20 | - | pF | | | | | | | | R <sub>r</sub> | resonance resistance | _ | 50 | Ω | | | | | | | | R1 | series resistance | 20 | _ | Ω | | | | | | | | X <sub>a</sub> | ageing | _ | $\pm 5 \times 10^{-6}$ | year <sup>-1</sup> | | | | | | | | X <sub>j</sub> | adjustment tolerance | _ | $\pm 25 \times 10^{-6}$ | | | | | | | | | X <sub>d</sub> | drift | _ | $\pm 25 \times 10^{-6}$ | | | | | | | | Philips Semiconductors Preliminary specification ## Integrated Video input processor and Teletext decoder (IVT1.8\*) SAA5281 ### **CHARACTER SETS** The WST specification allows the selection of national character sets via the page header transmission bits, C12 to C14. The basic 96 character sets differ only in 13 national option characters as indicated in the Tables 18, 19 and 20 with reference to their table position in the basic character matrix illustrated in Table 17. The IVT1.8\* automatically decodes transmission bits C12 to C14. Tables 14, 15 and 16 illustrate the character matrixes. Character bytes are listed as transmitted from b1 to b7. ## Meshing This is an alternative method of displaying teletext subtitles, or similar boxed text superimposed on the TV picture and operates by showing reduced contrast TV pictures in place of the (black) background within the boxed area. The Meshing effect is produced by toggling the BLAN signal from IVT at pixel rate. By starting at the same point each field, and toggling the start position each line, a chequered pattern will result. This allows movement to be seen behind the text information. The MESH OFF/ON bit in Register 13 D5 controls this function. Normally at zero, compatibility with IVT1.0 is maintained. SAA5281 **Table 14** SAA5281P/E character data input decoding, West European languages; notes 1 to 9. **For character version number (11000) see Register 11B**. | B<br>I<br>T<br>S | | b <sub>8</sub> - | <sub>6</sub> - | <b>-</b> | 0 0 | 0 0 | 0 or 1<br>0<br>1 | 0 1 | 0 or 1<br>0<br>1 | 0 1 | 0 1 0 | 0<br>1<br>0 | 0 1 | 1 | 0 1 | 1 | 0 0 | 0 0 | 1 0 | 1 1 0 | 1 1 1 | 1 1 1 | |------------------|-----|------------------|--------------------------|----------|----------------------------------|-------------------------------|------------------|-----|------------------|-----|-------|-------------|-----|---------|-----|---------|--------|-----|----------|-------|----------|-------| | b <sub>4</sub> | , b | 3 b <sub>2</sub> | ь <sub>і</sub><br>ь<br>1 | | 0<br>lumn <b>0</b> | 1 | 0<br>2 | 2a | 3 | 3a | 4 | 5 | 6 | 0<br>6a | 7 | 1<br>7a | 0<br>8 | 9 | 12 | 13 | 14 | 15 | | 0 | 0 | 0 | 0 | w<br>0 | alpha -<br>numerics<br>black | graphics<br>black | | | 0 | | S | P | • | | p | | æ | É | é | à | i | ŕ | | 0 | 0 | 0 | 1 | 1 | alpha -<br>numerics<br>red | graphics<br>red | Ī | | 1 | | A | Q | a | | q | | | é | ù | è | ċ | È | | 0 | 0 | 1 | 0 | 2 | alpha -<br>numerics<br>green | graphics<br>green | 77 | Ħ | 2 | | В | R | ь | | r | | 14 | ä | à | â | ü | È | | 0 | 0 | 1 | 1 | 3 | alpha -<br>numerics<br>yellow | graphics<br>yellow | # | | 3 | | C | 5 | _ | | 5 | | £ | # | £ | é | Ç | f | | 0 | 1 | 0 | 0 | 4 | alpha -<br>numerics<br>blue | graphics<br>blue | \$ | | 4 | | D | T | d | | t | | \$ | Ħ | \$ | ï | \$ | Ï | | 0 | 1 | 0 | 1 | 5 | alpha -<br>numerics<br>magenta | graphics<br>magenta | % | | 5 | | E | U | e | | u | | Œ | | ã | X | <u>_</u> | ć | | 0 | 1 | 1 | 0 | 6 | alpha -<br>numerics<br>cyan | graphics<br>cyan | 8. | | 6 | | F | V | F | | v | | Đ) | | õ | 8 | <u>_</u> | Č | | 0 | 1 | 1 | 1 | 7 | alpha - (2)<br>numerics<br>white | graphics<br>white | 7 | | 7 | | G | W | g | | w | | 2) | 3 | | Ç | N | Ľ | | 1 | 0 | 0 | 0 | 8 | flash | conceal<br>display | ( | | 8 | | Н | X | h | | ж | | | ö | ò | ô | ñ | æ | | 1 | 0 | 0 | 1 | 9 | (2)<br>steady | (2)<br>contiguous<br>graphics | 7 | | 7 | | I | Y | ī | | У | | 34 | å | è | û | è | Æ | | 1 | 0 | 1 | 0 | 10 | end box | separated graphics | ж | | : | | J | Z | j | | Z | | ÷ | ü | ì | Ç | à | đ | | 1 | 0 | 1 | 1 | 11 | start box | ESC (1) | + | | ; | | K | Ä | k | | ä | | + | Ä | • | ë | á | Đ | | 1 | 1 | 0 | 0 | 12 | normal<br>height | black (2)<br>back -<br>ground | , | | ≺ | | L | ö | 1 | | ö | | 12 | Ö | Ç | ê | é | ø | | 1 | 1 | 0 | 1 | 13 | double<br>height | new<br>back -<br>ground | | | _ | H | M | Ü | m | | ü | | + | A | - | ù | í | Ø | | 1 | 1 | 1 | 0 | 14 | (1)<br>SO | hold<br>graphics | | | > | | N | ^ | n | | ß | | 1 | Ü | <b>†</b> | î | ó | þ | | 1 | 1 | 1 | 1 | 15 | SI (1) | release<br>graphics | / | | ? | F | 0 | | 0 | | | | # | | # | # | ú | þ | SAA5281 **Table 15** SAA5281P/H character data input decoding, East European languages; notes 1 to 9. **For character version number (11001) see Register 11B.** | BITS | | b <sub>7</sub> . | b <sub>5</sub> . | | 0<br>0<br>0 | 0<br>0<br>0 | 0 or 1<br>0<br>1<br>0 | 0<br>0<br>1<br>0 | 0 or 1<br>0<br>1 | 0<br>0<br>1 | 0<br>1<br>0 | 0<br>1<br>0<br>1 | 0 | 1 0 | 0 1 | 1 1 | 1<br>0<br>0 | 1<br>0<br>0 | 1<br>1<br>0 | 1<br>1<br>0<br>1 | 1<br>1<br>1<br>0 | 1 | |------|----------------|------------------|------------------|--------|----------------------------------|---------------------------|-----------------------|------------------|------------------|-------------|-------------|------------------|---|-----|-----|-----|-------------|-------------|-------------|------------------|------------------|----| | J4 | J <sub>3</sub> | b <sub>2</sub> | ↓ l | r | lumn 0 | 1 | 2 | 2a | 3 | 3a | 4 | 5 | 6 | 6a | 7 | 7a | 8 | 9 | 12 | 13 | 14 | 15 | | 0 | 0 | 0 | 0 | w<br>0 | alpha -<br>numerics<br>black | graphics<br>black | | | 0 | | Ţ | P | ţ | | p | | S | É | č | ą | Č | Ĺ | | 0 | 0 | 0 | 1 | 1 | alpha -<br>numerics<br>red | graphics<br>red | Ţ. | | 1 | | Α | Q | a | | q | | • | é | é | ę | č | č | | 0 | 0 | 1 | 0 | 2 | alpha -<br>numerics<br>green | graphics<br>green | 77 | | 2 | | В | R | b | | r | | ä | ä | á | ż | ć | Ľ | | 0 | 0 | 1 | 1 | 3 | alpha -<br>numerics<br>yellow | graphics<br>yellow | # | | 3 | | C | 5 | C | | 5 | | ő | Ű | Ę | Ą | Ź | 1 | | 0 | 1 | 0 | 0 | 4 | alpha -<br>numerics<br>blue | graphics<br>blue | Ħ | | 4 | | D | T | d | | t | | \$ | Ħ | ů | ń | 12 | Ľ | | 0 | 1 | 0 | 1 | 5 | alpha -<br>numerics<br>magenta | graphics<br>magenta | % | | 5 | | E | U | e | | u | | € | | Á | Ô | ô | 1 | | 0 | 1 | 1 | 0 | 6 | alpha -<br>numerics<br>cyan | graphics<br>cyan | 8. | | 6 | | F | ٧ | F | | V | | 臣 | <u>o</u> ) | Ĕ | Ó | ő | Ľ | | 0 | 1 | 1 | 1 | 7 | alpha - (2)<br>numerics<br>white | graphics<br>white | 7 | | 7 | | G | W | g | | W | | 7) | | Í | Ů | Ú | K | | 1 | 0 | 0 | 0 | 8 | flash | conceal<br>display | ( | | 8 | | Н | X | h | | × | | ö | ö | ě | ś | ž | ř | | 1 | 0 | 0 | 1 | 9 | (2)<br>steady | contiguous<br>graphics | ) | | 7 | | I | Y | ī | | У | | ü | å | ú | Z | đ | ĸ | | 1 | 0 | 1 | 0 | 10 | (2)<br>end box | separated graphics | ж | | : | | J | Z | j | | Z | | ß | ü | š | ź | š | ŕ | | 1 | 0 | 1 | 1 | 11 | start box | ESC (1) | + | | ; | | K | Ā | k | | â | | Ä | Ä | ť | Z | Ć | Ŕ | | 1 | 1 | 0 | 0 | 12 | normal<br>height | black<br>back -<br>ground | , | | ₹ | | L | 5 | 1 | | Ş | | Ö | Ö | ž | Ś | Ž | Ĕ | | 1 | 1 | 0 | 1 | 13 | double<br>height | new<br>back -<br>ground | | | = | F | M | Ă | m | | ă | | Ü | A | ý | Ł | Đ | 1 | | 1 | 1 | 1 | 0 | 14 | (1)<br><u>SO</u> | hold<br>graphics | | | > | H | Ν | Î | n | | î | | ^ | Ü | í | ć | Š | Ý | | 1 | 1 | 1 | 1 | 15 | (1)<br><u>SI</u> | release<br>graphics | / | | ? | F | 0 | 1 | 0 | H | | | | | ř | ó | ë | Ė | SAA5281 **Table 16** SAA5281P/T character data input decoding, West European and Turkish languages; notes 1 to 9. For character version number (11010) see Register 11B. | B b <sub>8</sub><br>T b <sub>7</sub><br>S b <sub>6</sub> | = | 0 0 | 0 0 1 | 0 or 1<br>0<br>1<br>0 | 0<br>0<br>1<br>1 | 0 or 1<br>0<br>1 | 0<br>0<br>1<br>1 | 0<br>1<br>0 | 0<br>1<br>0<br>1 | 0<br>1 | 1 0 | 0 1 | 1 | 1<br>0<br>0 | 1<br>0<br>0<br>1 | 1<br>1<br>0<br>0 | 1<br>1<br>0 | 1 1 1 0 | 1 1 1 | |-------------------------------------------------------------|------|----------------------------------|---------------------------|-----------------------|------------------|------------------|------------------|-------------|------------------|--------|-----|-----|----|-------------|------------------|------------------|-------------|----------|-------| | b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> | , 00 | lumn o | 1 | 2 | 2a | 3 | 3a | 4 | 5 | 6 | 6a | 7 | 7a | 8 | 9 | 12 | 13 | 14 | 15 | | 0 0 0 0 | w ` | alpha -<br>numerics<br>black | graphics<br>black | | | 0 | | S | P | • | | p | | @ | İ | é | à | i | F | | 0 0 0 1 | 1 | alpha -<br>numerics<br>red | graphics<br>red | Į. | | 1 | | Α | Q | a | | q | | | 1 | ù | è | Ċ | È | | 0 0 1 0 | 2 | alpha -<br>numerics<br>green | graphics<br>green | " | | 2 | | В | R | b | | r | | 14 | ş | à | â | ü | È | | 0 0 1 1 | 3 | alpha -<br>numerics<br>yellow | graphics<br>yellow | # | | 3 | | C | 5 | Ç | | S | | £ | TL | £ | é | Ç | f | | 0 1 0 0 | 4 | alpha -<br>numerics<br>blue | graphics<br>blue | \$ | | 4 | | D | T | d | | t | | \$ | ğ | \$ | Ï | \$ | Ϊ | | 0 1 0 1 | 5 | alpha -<br>numerics<br>magenta | graphics<br>magenta | % | | 5 | | E | U | e | | u | | Œ | | ã | A | 므 | Č | | 0 1 1 0 | 6 | alpha -<br>numerics<br>cyan | graphics<br>cyan | 8. | | 6 | | F | V | F | | V | | Ð | <u>o</u> ) | õ | ð | <b>9</b> | Ç | | 0 1 1 1 | 7 | alpha - (2)<br>numerics<br>white | graphics<br>white | , | | 7 | | G | W | g | | W | | 2) | 3 | • | Ç | N | Ľ | | 1 0 0 0 | 8 | flash | conceal<br>display | C | | 8 | | Н | X | h | | ж | | | ö | ò | ô | ñ | Ì | | 1 0 0 1 | 9 | steady (2) | contiguous<br>graphics | ) | | 9 | | I | Y | i | | y | | 34 | Ç | è | û | è | Ľ | | 1 0 1 0 | 10 | end box | separated<br>graphics | ж | | : | | J | Z | j | | Z | | ÷ | ü | ì | Ç | à | ļ | | 1 0 1 1 | 11 | start box | ESC (1) | + | | ; | | K | Ä | k | | ä | | + | 5 | • | ë | á | É | | 1 1 0 0 | 12 | normal<br>height | black<br>back -<br>ground | , | | ₹ | | L | Ö | 1 | | ö | | 12 | Ö | Ç | ê | é | ä | | 1 1 0 1 | 13 | double<br>height | new<br>back -<br>ground | | | | H | M | Ü | m | | ü | | + | Ç | <b>+</b> | ù | í | C | | 1 1 1 0 | 14 | SO (1) | hold<br>graphics | | | > | | N | ^ | r | | ß | | 1 | Ü | 1 | î | ó | B | | 1 1 1 1 | 15 | SI (1) | release<br>graphics | / | | ? | H | 0 | | 0 | | | | # | Ğ | # | # | ú | 1 | SAA5281 ### Notes to Tables 14, 15 and 16 - 1. These control characters are reserved for compatibility with other data codes. - 2. These control characters are presumed before each row begins. - 3. Control characters shown in Columns 0 and 1 are normally displayed as spaces. - 4. Characters may be referred to by column and row (for example 2/5 refers to %). - 5. Black represents displayed colour. White represents background. - 6. The SAA5281 national option characters are illustrated in Tables 18, 19 and 20. - 7. Characters 8/6, 8/7, 9/5, 9/6 and 9/7 are special characters for combining with character 8/5 (E, H and T codes only). Characters 5/12, 5/13, 5/14 and 5/15 are combined with 5/11 (S code only). - 8. National option characters will be displayed according to the setting of control bits C12 to C14. These will be mapped into the basic code table into positions shown in Tables 18, 19 and 20. - 9. Columns 2a, 3a, 6a and 7a are displayed in graphics mode. SAA5281 1. Where NC = national option character position. Philips Semiconductors Preliminary specification # Integrated Video input processor and Teletext decoder (IVT1.8\*) SAA5281 Table 18 SAA5281P/E national option character set. | | | | (4) | | | | | | | | | | | | | | | | |-------------|----------|-----|-----|-----------------------------------|-----|-----|--------|--------|----------|--------|--------|-----|------|------|------|------|--|--| | LANGUAGE | PHCB (1) | | | CHARACTER POSITION (COLUMN / ROW) | | | | | | | | | | | | | | | | 27111007102 | C12 | C13 | C14 | 2/3 | 2/4 | 4/0 | 5 / 11 | 5 / 12 | 5 / 13 | 5 / 14 | 5 / 15 | 6/0 | 7/11 | 7/12 | 7/13 | 7/14 | | | | ENGLISH | 0 | 0 | 0 | £ | \$ | @ | + | 12 | + | 1 | # | | 14 | | 34 | - | | | | GERMAN | 0 | 0 | 1 | # | \$ | S | Ä | Ö | Ü | ^ | | • | ä | ö | ü | ß | | | | SWEDISH | 0 | 1 | 0 | # | Ħ | É | Ä | Ö | A | Ü | | Ú | ä | ö | å | ü | | | | ITALIAN | 0 | 1 | 1 | £ | \$ | é | • | Ç | <b>→</b> | 1 | # | Ü | à | ò | è | ì | | | | FRENCH | 1 | 0 | 0 | é | Ï | à | ë | ê | ù | î | # | ď | â | ô | û | Ç | | | | SPANISH | 1 | 0 | 1 | Ç | \$ | | á | é | í | ó | ú | ů | Li | ñ | è | ₽÷ | | | MLB458 (1) PHCB are the Page Header Control Bits. Other combinations default to English. Table 19 SAA5281P/H national option character set. | LANGUAGE | F | PHCB <sup>(1)</sup> | | | CHARACTER POSITION (COLUMN / ROW) | | | | | | | | | | | | | | | |----------------|-----|---------------------|-----|-----|-----------------------------------|-----|------|------|--------|--------|--------|-----|------|--------|------|------|--|--|--| | LANGUAGE | C12 | C13 | C14 | 2/3 | 2/4 | 4/0 | 5/11 | 5/12 | 5 / 13 | 5 / 14 | 5 / 15 | 6/0 | 7/11 | 7 / 12 | 7/13 | 7/14 | | | | | POLISH | 0 | 0 | 0 | # | ń | ą | Z | Ś | Ł | Ć | Ó | 뎥 | ż | ·ψ | 1 | Ź | | | | | GERMAN | 0 | 0 | 1 | # | \$ | S | Ä | Ö | Ü | _> | | • | ä | Ö | Ľ: | ß | | | | | SWEDISH | 0 | 1 | 0 | # | Ħ | É | Ä | Ö | A | Ü | | é | ä | ö | å | ü | | | | | SERBO-CROAT | 1 | 0 | 1 | # | 12 | Č | Ć | Ž | Đ | 5 | ë | č | Ć | ž | đ | š | | | | | CZECHOSLOVAKIA | 1 | 1 | 0 | # | ů | Č | ť | ž | ý | í | ř | é | á | ě | ú | š | | | | | RUMANIAN | 1 | 1 | 1 | # | Ħ | Ţ | A | 5 | Ă | Î | 1 | ţ | â | ş | ă | î | | | | MLA966 (1) PHCB are the Page Header Control Bits. Other combinations default to German. Only the above characters change with the PHCB. All other characters in the basic set are shown in Table 17. SAA5281 Table 20 SAA5281P/T national option character set. | | F | нсв | (1) | | | | CHA | ARACTI | ER POS | SITION | (COLU | MN / R | OW) | | | | |----------|-----|-----|-----|-----|-----|-----|------|--------|----------|----------|--------|--------|------|--------|------|------| | LANGUAGE | C12 | C13 | C14 | 2/3 | 2/4 | 4/0 | 5/11 | 5/12 | 5 / 13 | 5/14 | 5 / 15 | 6/0 | 7/11 | 7 / 12 | 7/13 | 7/14 | | ENGLISH | 0 | 0 | 0 | £ | \$ | @ | + | 12 | <b>+</b> | 1 | # | | 14 | | 3, | - | | GERMAN | 0 | 0 | 1 | # | \$ | S | Ä | Ö | Ü | ^ | | • | ä | ö | ü | ß | | TURKISH | 1 | 1 | 0 | TL | ğ | İ | 5 | ö | Ç | Ü | Ğ | 1 | ş | ö | Ç | ü | | ITALIAN | 0 | 1 | 1 | £ | \$ | é | • | Ç | <b>-</b> | <b>1</b> | # | ù | à | ò | è | ì | | FRENCH | 1 | 0 | 0 | é | Ï | à | ë | ê | ù | î | # | è | â | ô | û | Ç | | SPANISH | 1 | 0 | 1 | Ų | \$ | i | á | é | Ĺ | Ó | ŭ | Ċ | ü | ñ | è | à | MBA430 <sup>(1)</sup> PHCB are the Page Header Control Bits. Other combinations default to English. Only the above characters change with the PHCB. All other characters in the basic set are shown in Table 17. SAA5281 ## APPLICATION INFORMATION SAA5281 ## **PACKAGE OUTLINES** SAA5281 SAA5281 #### **SOLDERING** ## Plastic dual in-line packages BY DIP OR WAVE The maximum permissible temperature of the solder is $260 \,^{\circ}$ C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, foJune 1994rced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### REPAIRING SOLDERED JOINTS Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 $^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400 $^{\circ}$ C, for not more than 5 s. ## **DEFINITIONS** | Data sheet status | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Objective specification | This data sheet contains target or goal specifications for product development. | | | | | | | | | | | Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. | | | | | | | | | | | | Product specification | This data sheet contains final product specifications. | | | | | | | | | | | Limiting values | | | | | | | | | | | | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. | | | | | | | | | | | ## **Application information** Where application information is given, it is advisory and does not form part of the specification. ## LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. ## **PURCHASE OF PHILIPS I2C COMPONENTS** Purchase of Philips $^{12}$ C components conveys a license under the Philips' $^{12}$ C patent to use the components in the $^{12}$ C system provided the system conforms to the $^{12}$ C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.