CMOS LSI



#### Overview

This 27MHz band, PLL frequency synthesizer LSI chip is designed specifically for CB transceivers. The specificaitons are suited for use in U.S.A.(FCC).

The LC7185-8750 incorporates PLL circuitry and a controller for CB applications on a single CMOS chip. The controller handles the PLL circuitry, frequency data ROM, channel preset/recall RAM, and LED display drivers. It also supports channel scan, channel preset/recall, and emergency channel call.

#### Features

- 1. A built-in programmable divider for the 16MHz VCO
- 2. Transmission is inhibited when the PLL is unlocked (digital lock monitor).
- 3. Direct channel 9 or 19 selection (sliding switch)
- 4. A 7-segment, 2-character LED display
- 5. "PA" is displayed in public announcement mode.
- 6. Output beep-tone control circuitry
- 7. Up to 5 channel settings can be stored in memory.
- 8. 4 x 3 key matrix implementation

## Pin Assignment



SANYO Electric Co., Ltd. Semiconductor Business Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

## Block Diagram



| Pin Descriptions |                            |           |                               |
|------------------|----------------------------|-----------|-------------------------------|
| TX:              | Transmit/receive select    | UĽ:       | Unlock detected output        |
| HOLD             | Hold mode select           | PD:       | Charge pump output            |
| INIT:            | Initial input              | NC:       | NC pln                        |
| TEST:            | Test point (input)         | SA to SG: | Segment drivers (for display) |
| VDD,VSS1,VSS2:   | Power supply               | D1,D2;    | Digit output (for display)    |
| PIN:             | Programmable divider input | K11 to 4: | Key inputs                    |
| XIN,XOUT:        | Crystal oscillator input,  | KO1 to 3: | Key scan outputs              |
|                  | output (e.g. 10.240MHz)    | BEEP:     | Beep-tone control output      |
|                  |                            | 02211     | Boop tone control catpat      |

# Absolute Maximum Ratings at Ta=25°C, VSS=0V

| Maximum Supply                        |           |                                              |                 | unit |
|---------------------------------------|-----------|----------------------------------------------|-----------------|------|
| Voltage                               | VDD max   | PinVDD                                       | -0.3~+9.0       | V    |
| Input Voltage                         | Vin(1)max | Pins HOLD, TX                                | -0.3~+15        | V    |
|                                       | ViN(2)max | Input pins other than V <sub>IN</sub> (1)max | -0.3~Voo+0.3    | V    |
| Output Voltage                        | Vo(1)max  | Pins SA,SB,SC,SD,SE,SF,SG,D1,D2              | -0.3~+15        | V    |
|                                       | Vo(2)max  |                                              | $-0.3 \sim +15$ | V    |
|                                       | Vo(3)max  | Pin PD                                       | -0.3~Vod+0.3    | V    |
|                                       | Vo(4)max  | Output pins other than mentioned above       | -0.3~VDD+0.3    | v    |
| Output Current                        | lo(1)max  | Pins SA,SB,SC,SD, SE,SF,SG                   | $0 \sim +30$    | mA   |
|                                       | lo(2)max  | Pins D1,D2                                   | 0~+10           | mΑ   |
|                                       | 10(3) max | Pin UL                                       | 0~+20           | mA   |
|                                       | lo(4)max  | PinBEEP                                      | 0~+10           | mA   |
| Allowable Power<br>Dissipation        | Pd max    | (Ta≦85℃)                                     | 350             | mW   |
| Operating                             | Topr      |                                              | $-40 \sim +85$  | C    |
| Temperature<br>Storage<br>Temperature | Tstg      |                                              | -55~+125        | r    |

# Allowable Operating Conditions at Ta=-40 to +85 $\!\!\!^\circ C$ , $V_{SS}$ =0V

| Anomable operating cone           | introns at | 1240 10 +050, VSS=0V                    | min    | typ   | max   | unit |
|-----------------------------------|------------|-----------------------------------------|--------|-------|-------|------|
| Supply Voltage                    | Vod        |                                         | 5.0    |       | 8.0   | v    |
| "H"-Level Input Voltage           | ViH(†)     | Pins HOLD, TX                           | 0.7Vod |       | 12    | V    |
|                                   | ViH(2)     | Pin MIT                                 | 3.2    |       | VDD   | v    |
|                                   | Vi∺(3)     | Pins K11, K12, K13, K14                 | 0.6Vdd |       | VDD   | V    |
| "L"-Level Input Voltage           | VIL(1)     | Pins HOLD, TX                           | 0      | 0     | .3VDD | V    |
|                                   | V+L(2)     | Pin Î <u>NIT</u>                        | 0      |       | 1.3   | V    |
|                                   | VIL(3)     | Pins KI1 , KI2 , KI3 , KI4              | 0      | 0     | .4Vdd | V    |
| Output Voltage                    | VOUT(1)    | Pins SA, SB, SC, SD, SE, SF, SG, D1, D2 | 0      |       | 13    | V    |
|                                   | Vour(2)    | PinsUL, BEEP                            | 0      |       | 8     | V    |
| Input Frequency                   | fin(1)     | Pin XIN (sine wave, capacitor coupled)  | 1.0    | 10.24 | 15    | MHz  |
|                                   | fin(2)     | Pin PIN (sine wave, capacitor coupled)  | 10     |       | 30    | MHz  |
| Input Amplitude                   | VIN(1)     | PinXIN (sine wave, capacitor coupled)   | 0.5    |       | 1.5   | Vrms |
|                                   | Vin(2)     | Pin PIN (sine wave, capacitor coupled)  | 0.15   |       | 1.5   | Vrms |
| Required Oscillating<br>Frequency | X'tal      | PinsXIN,XOUT(CI≦50Ω)                    | 5.0    | 10.24 | 15    | MHz  |

# Electrical Characteristics at under allowable operating conditions

.

| LIEUTICAL CHALACTELISTICS | at unuer | anowable operating conditions |         |          |         |      |
|---------------------------|----------|-------------------------------|---------|----------|---------|------|
|                           |          |                               | min     | typ      | max     | unit |
| Internal Feedback         | Rf(1)    | Pin XIN                       |         | 1.0      |         | MΩ   |
| Resistance                | Rf(2)    | Pin PIN                       |         | 500      |         | kΩ   |
| Pull-down Resistor        | RpdN     | Pins KI1, KI2, KI3, KI4, TEST | 30      | 50       | 70      | kΩ   |
| "H"-Level Input Current   | liH(1)   | Pins HOLD, TX VI=12V          |         |          | 5.0     | μA   |
|                           | liH(2)   | Pin INIT VI=VDD               |         |          | 5.0     | μA   |
|                           | li⊢(3)   | PinXIN VI=VDD                 |         |          | 25      | μA   |
|                           | lн(4)    | Pin PIN VI=VDD                |         |          | 50      | μA   |
| "L"-Level Input Current   | 1ւ∟(1)   | PinsHOLD, TX VI=Vss           |         |          | 5.0     | μA   |
|                           | lı∟(2)   | PinINIT VI=Vss                |         |          | 5.0     | μA   |
|                           | lı∟(3)   | PinXIN VI=Vss                 |         |          | 25      | μA   |
|                           | lı∟(4)   | PinPIN VI=Vss                 |         |          | 50      | μA   |
| "H"-Level Output Voltage  | ЭVOH(1)  | PinsKO1,KO2,KO3 lo=1mA        | VDD-2.0 | V.DD-1.0 | VDD-0.5 | v    |
|                           | Vон(2)   | PinPD lo=0.5mA                | VDD-1.0 |          |         | V    |
|                           |          |                               |         |          |         |      |

Continued on next page.

| Continued from prece                   | ding page. |                |                   | min               | typ        | max  | unit |
|----------------------------------------|------------|----------------|-------------------|-------------------|------------|------|------|
| "L"-Level Output                       | Vol(1)     | PinsKO1,KO2,K  | 0310=20µ A        | 0.6               | 1.0        | 1.4  | V    |
| Voltage                                | VOL(2)     | PinPD          | lo≕0.5mA          |                   |            | 1.0  | v    |
|                                        | VOL(3)     | PinBEEP        | lo=2mA            |                   |            | 1.0  | v    |
|                                        | VOL(4)     | Pins SA,SB,SC, | SD,SE,SF,SG       | ,                 |            | 1.0  | v    |
|                                        |            |                | lo=20mA           |                   |            |      |      |
|                                        | VOL(5)     | Pins D1,D2     | lo=5mA            |                   |            | 1.0  | v    |
|                                        | VOL(6)     | PinUL          | lo≕10mA           |                   |            | 1.0  | V    |
| Output Leakage                         | IOFF(1)    | PinsSA,SB,SC,S | SD,SE,SF,SG       |                   |            | 5.0  | μA   |
| Current                                |            | Pins D1,D2     | Vo=13V            |                   |            | 5.0  | μA   |
|                                        | IOFF(2)    | Pins UL, BEEP  | Vo=8V             |                   |            | 5.0  | μA   |
| ("H"-Level Tristate<br>Leakage Current | IOFFH      | PinPD          | Vo=VoD            |                   | 0.01       | 10.0 | nA   |
|                                        | IOFFL      | PinPD          | Vo=Vss            |                   | 0.01       | 10.0 | nA   |
| Supply Current                         | 100(1)     | Normal mode    |                   |                   | 5          | 10   | mA   |
|                                        |            | ※1 (PLL oper   | ates)             |                   |            |      |      |
|                                        | IDD(2)     | Hold mode      | VDD=3.0V          |                   |            | 5    | μA   |
|                                        |            | %2 (memory∣    | backup)           |                   |            |      |      |
|                                        |            |                | VDD <b>-8</b> .0V |                   |            | 15   | μA   |
|                                        |            | ≫1: fin(2)=20№ | 1Hz(PIN)          | ж 2 : <u>HOLD</u> | =Vss       |      |      |
|                                        |            | VIN(2)=0.1     | 5Vrms             | <b>1</b> ]=XT     | JIT Vod    |      |      |
|                                        |            | X'tal=10.2     | 40MHz             | Other             | inputs =V: | SS   |      |
|                                        |            | TX-HOLD        | =ÎNIT=VDD         | Other             | outputs=or | ben  |      |
|                                        |            | Other inpu     | ıts =∨ss          |                   |            |      |      |
|                                        |            | Other out      | outs=open         |                   |            |      |      |
|                                        |            |                |                   |                   |            |      |      |

Note: Be careful that the dielectric strength of pins SA, SB, SC, SD, SE, SF, D1, D2, UL, BEEP are weak.

Key Matrix



| CH 9       | : Emergency CH9 recall        | UP / DN / ME / M1~ 5 | : Momentary SW |
|------------|-------------------------------|----------------------|----------------|
| CH19       | : Emergency CH19 recall       | CH 9 / CH 19 / PA    | : Slide SW     |
| PA         | : Public announcement display | MODE1/2              | : Diode        |
| MODE 1 / 2 | : Display Mode                |                      |                |
| UP         | :CH up/scan                   |                      |                |
| DN         | : CH down/scan                |                      |                |
| ME         | : Station Memory Enable       |                      |                |
| M1~M5      | Station Memory recall         |                      |                |







| $\backslash$ | SG  | SF | SE | SD | SC | SB | SA |
|--------------|-----|----|----|----|----|----|----|
| D١           | 1 g | 1f | 1e | ld | 1c | 16 | la |
| D2           | 2g  | 21 | 20 | 2d | 2c | 2b | 2a |

# Pin Description

| Pin Name    | Pin No.  | Туре | Description                                                                                  |
|-------------|----------|------|----------------------------------------------------------------------------------------------|
| TX          | 30       | □\$  | • Transmit/receive select<br>TX="0"Transmit, TX="1"Receive                                   |
| HOLD        | 26       |      | • Hold mode select<br>HOLD="0"Hold mode select<br>="1"Normal mode select                     |
| INIT        | 25       | □◊>  | • Reset line<br>INIT="0"Reset                                                                |
| TEST        | 22       |      | • Test point (input)<br>Tie to ground or leave floating                                      |
| VDD         | 24       |      | •Power supply (+)<br>Normal mode: 5.0 to 8.0V<br>Hold mode: ≥3.2V                            |
| Vss 2       | 21       |      | Channel display LED driver ground                                                            |
| PIN         | 23       |      | • Programmable divider input<br>150mVrms min<br>Hold mode: Programmable divider is disabled. |
| XIN<br>XOUT | 20<br>19 |      | • Crystal oscillator<br>Frequency: 10.24MHz<br>Hold mode: Oscillator is disabled.            |

Continued on next page.

# LC7185-8750

| Continued from preceding page. |                |                |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|--------------------------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name                       | Pin No.        | Туре           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| PD                             | 27             |                | <ul> <li>Charge pump output from the phase comparator</li> <li>fV is obtained by dividing the PIN frequency input<br/>by N (programmable divider value)</li> <li>fR is the reference signal (reference divider<br/>output)</li> <li>fV&gt;fR OR leading: Positive Pulses</li> <li>fV<fr leading:="" li="" negative="" or="" pulses<=""> <li>fV=fR and phase muched: High impedance</li> <li>Hold mode: High impedance</li> </fr></li></ul> |  |  |  |
| Vss 1                          | 28             |                | PLL circuit and controller ground                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| NC ·                           | 29             | · = <u>-</u> . | No-connection                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                                | 18             |                | • Unlock detected output<br>Low level: See Unlock Detected Output (UL) for<br>detail.<br>Open: Locked                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| BEEP                           | 17             |                | • Beep-tone control output<br>Open: See Beep-tone Control Output for detail.<br>Low level: Hold mode.                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| SA<br>to<br>SG                 | 1<br>to<br>7   |                | • Segment drivers for the display<br>(Common anode/7 segments)                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| D1<br>D2                       | 8<br>9         |                | • Digit output (150Hz) for the display<br>(Common anode/7 segments)<br>Hold mode: Tr goes off.                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| KI1<br>to<br>KI4               | 10<br>to<br>13 |                | • Key inputs<br>Input from the key matrix                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| KO 1<br>to<br>KO 3             | 14<br>to<br>16 | D              | • Key scan output (75Hz)<br>Output to the key matrix<br>Hold mode: Low (scanning stops)                                                                                                                                                                                                                                                                                                                                                    |  |  |  |

Ξ.

#### Operation

(1) Channel Selection (up/down)

The unlock detected line  $\overline{(UL)}$  is asserted (low) when the UP (or DN) key is pressed and deactivated 25ms after the key is released (see diagram below).

The beep-tone control line (BEEP) is asserted (open) for 50ms after each new channel is selected (see diagram below).

Manual scanning (up/down)
 Pressing the UP key increments by one channel and pressing the DN key decrements by channel.
 When scanning reaches the end of the band, it automatically wraps around to the beginning.
 Auto scanning (up/down)

Holding the UP (or DN) key down for 500ms or longer starts auto scanning. For both up and down scanning, each channel takes 100msec to scan.



(2) Selecting an Emergency Channel (CH9/CH19)

If the CH9 or CH19 switch is turned on, the LC7185 does the following:

-Stores the value of the previous channel

-Asserts the beep-tone control line for 50ms

Disables the UP/DN, M1 to M5, and ME switches

•Causes either "9" or "19" to blink on the display

Keep the emergency channel open until the CH9 or CH19 switch is turned off.

After the CH9 or CH19 switch is turned back off the beep-tone control line is asserted for 50ms and the LC7185 reopens the previous channel.

Note the CH9 has a higher priority over CH19. As a result, if both switches are turned on, CH9 will be opened.

As shown in the diagram, the  $\overline{\text{UL}}$  line is asserted for 25ms after the CH9 or CH19 switch is turned off or on.



(3) Public Announcement (PA) Mode

When the PA switch is turned on, the LC7185 does the following:

•Stores the value of the previous channel

·Disables all keys

·Causes "PA" to be displayed

Stays in PA mode until the PA switch is turned off.

When the PA switch is turned back off, the LC7185 leaves PA mode and reopens the previous channel. As shown in the diagram, the  $\overline{UL}$  line is asserted while the PA switch is turned on.



(4) Transmit/Receive Selection

When the  $\overline{TX}$  line is asserted, the LC7185 enters TX mode. The LC7185 will only leave this mode if the PA switch is pressed or the  $\overline{TX}$  line is deactivated.

As shown in the diagram, the UL line is asserted for 25ms after the TX line is asserted or deactivated.



(5) Channel Preset/Recall Facility

1. The LC7185 allows up to 5 channels to be preset (assigned to M1 to M5),

•After a reset, M1 to M5 are assigned to CH33.

2. Recalling preset channels

•A preset channel is recalled by pressing one of the preset memory keys (M1 to M5)\* to which the channel was previously assigned.

•Presetting channel (assigning keys) are covered in the next section. There are two different display modes as shown below.

Mode 1 (without diode)

Each time a key is pressed (e.g. M1), the new channel is displayed.

<u>Mode 2</u> (with diode) Each time a key is pressed (e.g. M1), a key mnemonic (e.g. "P1") is displayed for 400msec, then the new channel is displayed.

Example: Display 21 ----- P1 ----- 15 400ms

Key

M1

| з. | Presetting | channels |
|----|------------|----------|
|----|------------|----------|

Presetting a channel is done in the following way. First select the channel to be preset, then hold down the ME key and press the preset memory key (M1 to M5)\* to which you would like to assign the current channel.

In the following cases, a channel will not be preset:

-9 seconds elapse after the ME key is pressed and one of M1 to M5 is pressed.

.Emergency channels CH9 or CH19 are currently selected.

•The  $\overline{\mathsf{TX}}$  line is asserted.

•The PA switch is turned on (PA mode).

•The HOLD line is asserted (hold mode).

There are two different display modes as shown below.

Mode 1 (without diode)

The current channel is displayed throughout the preset process.

Example: Display 15 ------ 15

Key ME MI

Mode 2 (with diode)

When the ME key is held down, "PE" is flashed on the display. Once a preset memory key is pressed (e.g. M1), the key mnemonic (e.g. "P1") is displayed for 400msec before the current channel is redisplayed. Example: Display  $15 \longrightarrow PE \longrightarrow P1 \longrightarrow 15$ 

400ms Key ME | M1|

\*Note that if two or more keys are pressed at the same time, priority is assigned as follows:

M1>M2>M3>M4>M5

(6) Beep-tone Control Output

After each of the following events, the BEEP line is asserted for 50msec: •A reset (e.g. battery replacement) •Any key press associated with the channel memory •Any emergency channel switch activation •A new channel is selected •Leaving hold mode

(7) Unlock Detected Output  $\overline{(UL)}$ In the following cases, the  $\overline{UL}$  line is asserted for the duration indicated.



When the phase difference between the programmable and reference divider outputs exceeds 3.2 $\mu$ s. The UL line is held low for 6ms after the last out-of-range phase sample is detected, as shown below.

After a new transmit/receive or channel selection. The  $\overline{\text{UL}}$  line is asserted for 25ms . While the PA switch is turned on.

### (8) Key Matrix

It is normal to put diodes in series with the key scanning lines to avoid creating a short with the output lines.

But K01, K02 and K03 lines don't need diodes.





### Hold Mode

The LC7185 enters hold mode when the HOLD line is asserted. In this mode, the channel preset/recall RAM is not affected.

#### (1) System Status

The LC7185 will remain in hold mode until the HOLD line is deactivated or a reset occurs (INIT line is asserted). The programmable divider, crystal oscillator, and reference divider are all inhibited. Signal output levels are shown below.

PD: High impedance

UE: Vss (ground)

D1, D2: High impedance BEEP: Vss K01 to K03: Vss

When the LC7185 leaves hold mode, the previously selected channel is reopened.

(2) Reset

To reset the chip, assert the INIT line,

Reset state:

•CH9 is selected.

•Preset memory keys are all set to CH33.



## (3) Timing Requirements for Hold Mode



 $V_{DD}$  must remain at 5.0V or higher (crystal oscillator requirement) for 6.0msec (tHOLD) after the HOLD line is asserted (HOLD<0.3V\_DD). After this  $V_{DD}$  may go as low as 3.2V. There are no constraints on timing when the chip is leaving hold mode.

The signals can be activated in one of two orders.

1) If HOLD is already deactivated (>0.7V<sub>DD</sub>), the LC7185 leaves hold mode within 2.0msec after V<sub>DD</sub> rises to >5.0V.

2) If VDD is >5.0V, the LC7185 enters normal mode within 2.0ms after HOLD is deactivated.

### (4) Reset Timing

1) Reset timing (e.g. battery replacement)



Note: tINIT should be greater than 1.0us .

2) Reset caused by a sudden voltage (VDD) drop





| CHANNEL | FREQUENCY | RX ( | TX=1) | TX ( | TX=())  |
|---------|-----------|------|-------|------|---------|
| CHANNEL | (MHz)     | N    | Fvco  | N    | Fvco    |
| 1       | 26.965    | 6508 | 16.27 | 5393 | 13.4825 |
| 2       | 26.975    | 6512 | 16.28 | 5395 | 13.4875 |
| 3       | 26.985    | 6516 | 16.29 | 5397 | 13.4925 |
| 4       | 27.005    | 6524 | 16.31 | 5401 | 13.5025 |
| 5       | 27.015    | 6528 | 16.32 | 5403 | 13.5075 |
| 6       | 27.025    | 6532 | 16.33 | 5405 | 13.5125 |
| 7       | 27.035    | 6536 | 16.34 | 5407 | 13.5175 |
| 8       | 27.055    | 6544 | 16.36 | 5411 | 13.5275 |
| 9       | 27.065    | 6548 | 16.37 | 5413 | 13.5325 |
| 10      | 27.075    | 6552 | 16.38 | 5415 | 13.5375 |
| 11      | 27.085    | 6556 | 16.39 | 5417 | 13.5425 |
| 12      | 27.105    | 6564 | 16.41 | 5421 | 13 5525 |
| 13      | 27.115    | 6568 | 16.42 | 5423 | 13.5575 |
| 14      | 27.125    | 6572 | 16.43 | 5425 | 13.5625 |
| 15      | 27.135    | 6576 | 16.44 | 5427 | 13.5675 |
| 16      | 27.155    | 6584 | 16.46 | 5431 | 13.5775 |
| 17      | 27.165    | 6588 | 16.47 | 5433 | 13.5825 |
| 18      | 27.175    | 6592 | 16.48 | 5435 | 13.5875 |
| 19      | 27.185    | 6596 | 16.49 | 5437 | 13.5925 |
| 20      | 27.205    | 6604 | 16.51 | 5441 | 13.6025 |
| 21      | 27.215    | 6608 | 16.52 | 5443 | 13.6075 |
| 22      | 27.225    | 6612 | 16.53 | 5445 | 13.6125 |
| 23      | 27.255    | 6624 | 16.56 | 5451 | 13.6275 |
| 24      | 27.235    | 6616 | 16.54 | 5447 | 13.6175 |
| 25      | 27.245    | 6620 | 16.55 | 5449 | 13.6225 |
| 26      | 27.265    | 6628 | 16.57 | 5453 | 13.6325 |
| 27      | 27.275    | 6632 | 16.58 | 5455 | 13.6375 |
| 28      | 27.285    | 6636 | 16.59 | 5457 | 13.6425 |
| 29      | 27.295    | 6640 | 16.60 | 5459 | 13.6475 |
| 30      | 27.305    | 6644 | 16.61 | 5461 | 13.6525 |
| 31      | 27.315    | 6648 | 16.62 | 5463 | 13.6575 |
| 32      | 27.325    | 6652 | 16.63 | 5465 | 13.6625 |
| 33      | 27.335    | 6656 | 16.64 | 5467 | 13.6675 |
| 34      | 27.345    | 6660 | 16.65 | 5469 | 13.6725 |
| 35      | 27.355    | 6664 | 16.66 | 5471 | 13.6775 |
| 36      | 27.365    | 6668 | 16.67 | 5473 | 13.6825 |
| 37      | 27.375    | 6672 | 16.68 | 5475 | 13.6875 |
| 38      | 27.385    | 6676 | 16.69 | 5477 | 13.6925 |
| 39      | 27.395    | 6680 | 16.70 | 5479 | 13.6975 |
| 40      | 27.405    | 6684 | 16.71 | 5481 | 13.7025 |

# Frequency Table (U.S.A.; LC7185-8750)

Vco (TX) =  $RF \div 2$ 

Vco(RX) = RF - 10.695 MHz(IF)

CH1 : Vco (TX) =26.965÷2=13.4825

Vco (RX) =26.965-10.965=16.27

### Sample Application Circuit

