## **LP3987** # Micropower micro SMD 150 mA Ultra Low-Dropout CMOS Voltage Regulators with sleep MODE ## **General Description** The LP3987 is a 150mA fixed output voltage regulator with very low dropout voltage designed specially to meet requirements of battery-powered applications. The additional sleep MODE feature will reduce current consumption during standby operation to prolong the usage of battery. **Dropout Voltage:** 100mV maximum dropout with 150mA load Shutdown: Less than 1µA quiescent current. Sleep Mode: Typically 14µA quiescent current during sleep MODE to reduce battery consumption. **Enhanced Stability:** The LP3987 is stable with minimum $1\mu F\pm 20\%$ low ESR ceramic output capacitor as low as $5m\Omega$ and high quality tantalum capacitors. The LP3987 is available in thin and thick 5 Bump micro SMD package. Performance is specified for -40°C to 125°C. This device is available with output voltage options of 2.6V, 2.8V, & 2.85V. For other voltage options, please contact National Semiconductor Corporation. #### **Features** - Miniature 5-I/O micro SMD package - Stable with ceramic and high quality tantalum output capacitors - Logic controlled enable - Thermal Shutdown and short-circuit current limit ## **Key Specifications** - 2.7 to 6.0V input range - Guaranteed 150 mA output current - 1µA quiescent current on shutdown - 100 mV maximum dropout with 150 mA load - 50dB PSRR at 10KHz - Sleep MODE features - Over temperature & over current protection - -40°C to +125°C junction temperature range for operation ## **Applications** - CDMA cellular handsets - Wideband CDMA cellular handsets - GSM cellular handsets - Portable information appliances - µP/DSP Power Supplies - Digital Cameras - SRAM Backup # **Typical Application Circuit** # **Block Diagram** # **Connection Diagram** Top View 5 I/O micro SMD Package See NS Package Number BPA05/TLA05/BLA05 # **Pin Descriptions** | Name | micro SMD* | Function | | |------------------|------------------------------------------|---------------------------------|--| | V <sub>EN</sub> | A1 | Enable Input Logic, Enable High | | | GND | B2 | Common Ground | | | V <sub>OUT</sub> | C1 | Output voltage of the LDO | | | V <sub>IN</sub> | C3 | Input voltage of the LDO | | | MODE | A3 Power Mode Control, Active = 1, Sleep | | | | | | Mode = 0 | | <sup>\*</sup> The pin numbering scheme for the micro SMD package was revised in April, 2002 to conform to JEDEC standard. Only the pin numbers were revised. No changes to the physical location of the inputs/outputs were made. For reference purposes, the obsolete numbering scheme had VEN as pin 1, GND as pin 2, VOUT as pin 3, VIN as pin 4, and MODE as pin 5. # **Ordering Information** BP refers to a 0.170mm bump size with package height of 0.9mm | Output | Grade | LP3987 Supplied as 250 | LP3987 Supplied as 3000 | |-------------|-------|------------------------|-------------------------| | Voltage (V) | | Units, Tape and Reel | Units, Tape and Reel | | 2.85* | STD | LP3987IBP-2.85 | LP3987IBPX-2.85 | <sup>\*</sup> Please contact National Semiconductor for availability BL refers to a 0.300mm bump size with package height of 0.9mm | Output | Grade | LP3987 Supplied as 250 | LP3987 Supplied as 3000 | |-------------|-------|------------------------|-------------------------| | Voltage (V) | | Units, Tape and Reel | Units, Tape and Reel | | 2.85 | STD | LP3987IBL-2.85 | LP3987IBLX-2.85 | <sup>\*</sup> Please contact National Semiconductor for availability TL refers to a 0.300mm bump size with package height of 0.6mm | Output | Grade | LP3987 Supplied as 250 | LP3987 Supplied as 3000 | | |-------------|-------|------------------------|-------------------------|--| | Voltage (V) | Grade | Units, Tape and Reel | Units, Tape and Reel | | | 2.5 | STD | LP3987ITL-2.5 | LP3987ITLX-2.5 | | | 2.6 | STD | LP3987ITL-2.6 | LP3987ITLX-2.6 | | | 2.8 | STD | LP3987ITL-2.8 | LP3987ITLX-2.8 | | | 2.85 | STD | LP3987ITL-2.85 | LP3987ITLX-2.85 | | | 3.0* | STD | LP3987ITL-3.0 | LP3987ITLX-3.0 | | <sup>\*</sup> Please contact National Semiconductor for availability # Absolute Maximum Ratings (Notes 1, 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. ESD (Note 4) Human Body Model 2KV Machine Model 200V Maximum Power Dissipation (Note 3) $\theta_{JA}$ (micro SMD small bump) 255°C/W ## Operating Ratings (Notes 1, 2) $V_{IN}$ $V_{OUT}$ + 200mV to 6V $V_{EN}$ , $V_{MODE}$ 0 to 6.0V Junction Temperature $-40^{\circ}$ C to +125 $^{\circ}$ C Maximum Power Dissipation (Note 3) 392mW at 25 $^{\circ}$ C ### **Electrical Characteristics** Unless otherwise specified: $V_{EN}=1.8V$ , MODE = 1.8V, $V_{IN}=V_{OUT(nom)}+0.5V$ , $C_{IN}=1~\mu F$ , $I_{OUT}=1 mA$ , $C_{OUT}=1~\mu F$ . Typical values and limits appearing in standard typeface are for $T_J=25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $-40^{\circ}C$ to $+125^{\circ}C$ . (Note 10) (Note 11) | Symbol | Parameter | Conditions | Тур | Limit | | l leite | |--------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|--------|-------|----------------------| | | | | | Min | Max | Units | | | Output Voltage | I <sub>OUT</sub> = 1mA, 25°C | | -2 | 2 | % of | | | Tolerance | I <sub>OUT</sub> = 1mA | | -3 | 3 | V <sub>OUT(nom</sub> | | $\Delta V_{OUT}$ | Line Regulation Error | $V_{IN} = (V_{OUT(nom)} + 0.5V)$ to<br>6.0V,<br>$I_{OUT} = 1$ mA | | -0.1 | 0.1 | %/V | | | Load Regulation Error | I <sub>OUT</sub> = 1mA to 150 mA | | 0.0004 | 0.002 | %/mA | | | Dropout Voltage | I <sub>OUT</sub> = 1mA | 0.4 | | 2 | | | | (Note 6) | I <sub>OUT</sub> = 150mA | 60 | | 100 | mV | | $\Delta V_{OUT(SLEEP)}$ | Output Voltage<br>difference at MODE =<br>0V | MODE = 0V, (Note 7) | | -150 | +100 | mV | | Transient<br>Response | Line Transient<br>Response (Note 5) | MODE = 1.8V, $I_{LOAD}$ = 100mA, $T_{RISE}$ = $T_{FALL}$ = 10 $\mu$ S, $V_{IN}$ = 600mV $_{P-P}$ AC Square wave, (Note 8) | 21 | | | mVpp | | | Load Transient<br>Response (Note 5) | MODE = 1.8V, $C_{OUT} = 4.7\mu F$ ,<br>$T_{RISE} = T_{FALL} = 100nS$ ,<br>$V_{IN} = 3.1V$ , 3.6V, 4.2V, (Notes 9, 12) | 100 | | | mVpk | | PSRR Power Supply Rejection Ratio (Note 5) | Power Supply Rejection | $V_{IN} = V_{OUT(nom)} + 1V$ , MODE<br>= 1.8V, f = <10 kHz,<br>$I_{OUT} = 1mA$ | 50 | | | - dB | | | Ratio (Note 5) | $V_{IN} = V_{OUT(nom)} + 1V$ , MODE<br>= 0V, f = <10 kHz,<br>$I_{OUT} = 1mA$ | 10 | | | | | I <sub>Q(ON)</sub> Quiescent Current | Quiescent Current | MODE = 1.8V, $I_{OUT} = 0$ mA,<br>$V_{IN} = 4.2$ V | 85 | | 120 | | | | | MODE = 1.8V, $I_{OUT} = 150$ mA,<br>$V_{IN} = 4.2$ V | 160 | | 200 | - μΑ | | I <sub>Q(OFF)</sub> | Quiescent Current | ENABLE = 0V, V <sub>IN</sub> = 4.2V | 1 | | 3 | μΑ | | I <sub>Q(SLEEP)</sub> | Current in Standby<br>Mode | MODE = 0V, $I_{OUT} = 50\mu A$ , $V_{IN} = 4.2V$ | 14 | | 21 | μА | | I <sub>sc</sub> | Short Circuit Current<br>Limit (Note 5) | Output Grounded | 600 | | | mA | ### **Electrical Characteristics** (Continued) Unless otherwise specified: $V_{EN} = 1.8V$ , MODE = 1.8V, $V_{IN} = V_{OUT(nom)} + 0.5V$ , $C_{IN} = 1 \mu F$ , $I_{OUT} = 1 mA$ , $C_{OUT} = 1 \mu F$ . Typical values and limits appearing in standard typeface are for $T_J = 25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $-40^{\circ}C$ to $+125^{\circ}C$ . (Note 10) (Note 11) | Symbol | Parameter | Conditions | T | Limit | | Units | |-------------------------|---------------------------------------------------------|----------------------------------------------|-------|-------|-----|-------| | | | | Тур | Min | Max | Units | | I <sub>SC(SLEEP)</sub> | Short Circuit Current in Sleep MODE | Output Grounded | 28 | | 43 | mA | | I <sub>OUT(ON)</sub> | Maximum Output Current at MODE = 1.8V | MODE = 1.8V | | 150 | | mA | | I <sub>OUT(SLEEP)</sub> | Maximum Output Current at MODE = 0V | MODE = 0V | | 3 | | mA | | e <sub>n</sub> | Output Noise Voltage,<br>(Note 5) | BW = 10 Hz to 100 kHz,<br>$C_{OUT} = 1\mu F$ | 70 | | | μVrms | | T <sub>SHUTDOWN</sub> | Shutdown Temperature (Note 5) | Sleep MODE = 1.8V | 155 | | | ,C | | Logic Contro | l Characteristics | | | | | | | I <sub>EN</sub> | Maximum Input Current at EN | $V_{EN} = 0$ and $V_{IN} = 6.0V$ | 0.015 | | | μA | | V <sub>IL</sub> | Logic Low Input Threshold | V <sub>IN</sub> = 3.05 to 6V | | 0.5 | | V | | V <sub>IH</sub> | Logic High Input Threshold | V <sub>IN</sub> = 3.05 to 6V | | | 1.2 | V | | $V_{MODE_{L}}$ | Logic Low Input Threshold | V <sub>IN</sub> = 3.05 to 6V | | 0.5 | | V | | $V_{MODE_{-}H}$ | Logic High Input Threshold | V <sub>IN</sub> = 3.05 to 6V | | | 1.2 | V | | I <sub>MODE</sub> | Maximum Input Current at V <sub>MODE</sub> | $V_{MODE} = 0$ and $V_{IN} = 6.0V$ | 0.015 | | | μА | | Timing Chara | acteristics | | | | | | | T <sub>ON</sub> | Turn on Time (On<br>Mode), (Notes 5, 13) | MODE = 1.8V, $C_{OUT} = 4.7 \mu F$ | 170 | | 250 | μѕ | | T <sub>SLEEP</sub> | Turn on Time (Sleep<br>Mode), (Note 5), (Note<br>14) | MODE = 0V, $C_{OUT} = 4.7\mu F$ | 0.5 | | 5 | ms | | T <sub>MODE</sub> | Sleep to On Mode<br>Settle Time, (Note 5),<br>(Note 15) | $C_{OUT} = 4.7 \mu F$ , Enable = 1.8V | 200 | | 300 | μs | **Note 1:** Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables. Note 2: All voltages are with respect to the potential at the GND pin. Note 3: The Absolute Maximum power dissipation depends on the ambient temperature and can be calculated using the formula: $$\mathsf{P}_\mathsf{D} = (\mathsf{T}_\mathsf{J} - \mathsf{T}_\mathsf{A})/\theta_\mathsf{JA},$$ Where $T_J$ is the junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. For instant, if $V_{IN}$ in target application is 4.2V and worse case current consumption is 90mA. Therefore $P_{MAX\_DISSIPATION} = (4.2-2.7)*0.09 = 135mW$ . With $P_{MAX\_DISSIPATION}$ is 135mW, $T_{Jmax}$ is 125°C and worse case ambient temperature (TA) in target application is 85°C, $\theta_{JA} = (125-85)/0.135 = 296$ °C/W. Note 4: The human body model is 100pF discharged through 1.5k $\Omega$ . Note 5: This electrical specification is guaranteed by design. # **Electrical Characteristics** (Continued) Note 6: Dropout voltage is defined as the input to output voltage differential at which the output voltage falls to 100mV below the nominal output voltage. V<sub>IN</sub> less than minimum operating voltage may be used for test purposes. Note 7: On/Sleep Mode voltage tolerance and current capability requirement. Note 8: Line Transient response requirement: ## **Electrical Characteristics** (Continued) Note 9: Load Transient response requirement: Note 10: All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production with $T_J = 25^{\circ}$ C. All hot and cold limits are guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control. Note 11: The nominal output voltage, which is labeled V<sub>OUT(nom)</sub>, is the output voltage measured with the input 0.5V above V<sub>OUT(nom)</sub> and a 1mA load. Note 12: During transient recovery, output voltage should not be oscillating. Note 13: $T_{ON}$ is measured from rising edge of Enable with MODE = 1.8V to when $V_{OUT}$ reaches 95% of final value. Note 14: $T_{SLEEP}$ is measured from rising edge of Enable with MODE = 0V to when $V_{OUT}$ reaches 95% of final value. Note 15: $T_{MODE}$ is measured from rising edge of MODE with ENABLE = 1.8V to time before full current capability. Typical Performance Characteristics Unless otherwise specified, $C_{IN} = C_{OUT} = 1 \mu F$ Ceramic, $V_{IN} = V_{OUT(nom)} + 0.5V$ , $T_A = 25$ °C, Enable pin is tied to $V_{IN}$ , MODE = 1.8V. Ground Current @ T<sub>A</sub> = 85°C 20022228 Ripple Rejection ( $C_{IN} = C_{OUT} = 1\mu F$ , $I_L = 1mA$ ) Ground Current @ T<sub>A</sub> = 40°C **Dropout Voltage vs Load Current** Ripple Rejection ( $V_{IN} = V_{OUT(nom)} + 1V$ , 20022209 # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified}, & \textbf{C}_{IN} = \textbf{C}_{OUT} = \textbf{1} & \textbf{\muF Ceramic}, & \textbf{V}_{IN} = \textbf{V}_{OUT(nom)} + 0.5 \textbf{V}, & \textbf{T}_{A} = 25 \ \text{C}, & \textbf{Enable pin is tied to } \textbf{V}_{IN}, & \textbf{MODE} = \textbf{1.8V}. & \textbf{(Continued)} \\ \end{tabular}$ TIME (100 $\mu$ s/DIV) 20022213 20022215 $T_{ON}$ @ MODE = 1.8V, $C_{OUT}$ = 1 $\mu$ F, $I_L = 150 mA$ TIME (50 $\mu$ s/DIV) $T_{\text{SLEEP}} \ @ \ \text{MODE} = 0 \text{V}, \ C_{\text{OUT}} = 4.7 \mu \text{F},$ $I_L = 1mA$ $T_{SLEEP} \ @ \ MODE = 0V, \ C_{OUT} = 1 \mu F, \\ I_L = 1 m A$ TIME (100 $\mu$ s/DIV) 20022214 $T_{ON}$ @ MODE = 1.8V, $C_{OUT}$ = 1 $\mu$ F, $I_L = 150 \text{mA}$ 20022216 $T_{SLEEP}$ @ MODE = 0V, $C_{OUT}$ = 4.7 $\mu$ F, $I_L = 1mA$ 20022218 # **Typical Performance Characteristics** Unless otherwise specified, $C_{IN} = C_{OUT} = 1 \mu F$ Ceramic, $V_{IN} = V_{OUT(nom)} + 0.5V$ , $T_A = 25^{\circ}C$ , Enable pin is tied to $V_{IN}$ , MODE = 1.8V. (Continued) $T_{ON}$ @ MODE = 1.8V, $C_{OUT}$ = 4.7 $\mu F,$ $I_L$ = 150 mA 20022219 $T_{ON}$ @ MODE = 1.8V, $C_{OUT}$ = 4.7 $\mu F,$ $I_L$ = 150 mA TIME (50 $\mu$ s/DIV) 20022220 ### $T_{MODE}$ Measurement @ $V_{IN} = 3.05V$ TIME (200 $\mu$ s/DIV) T<sub>MODE</sub> Measurement @ V<sub>IN</sub> = 3.6V TIME (200 $\mu$ s/DIV) 20022224 ### T<sub>MODE</sub> Measurement @ V<sub>IN</sub> = 4.2V 20022223 20022225 #### **Output Short Circuit Current** 20022222 # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified, } \textbf{$C_{IN} = C_{OUT} = 1$ $\mu$F Ceramic, $V_{IN} = V_{OUT(nom)} + 0.5V$, $T_A = 25°C$, Enable pin is tied to $V_{IN}$, $MODE = 1.8V$. (Continued) $T_{IN} = T_{OUT} T_{OUT$ 2002222 #### Load Transient Response @ V<sub>IN</sub> = 3.35V TIME (500 $\mu s/DIV$ ) 20022230 #### Load Transient Response @ V<sub>IN</sub> = 4.2V 0022232 ### Load Transient Response @ V<sub>IN</sub> = 3.1V 20022273 #### Load Transient Response @ V<sub>IN</sub> = 3.6V 20022231 ### Load Transient Response @ $V_{IN}$ = 3.1V, $C_{OUT}$ = 1 $\mu F$ 20022272 # Typical Performance Characteristics Unless otherwise specified, $C_{IN} = C_{OUT} = 1 \mu F$ Ceramic, $V_{IN} = V_{OUT(nom)} + 0.5V$ , $T_A = 25^{\circ}C$ , Enable pin is tied to $V_{IN}$ , MODE = 1.8V. (Continued) Load Transient Response @ $V_{IN}$ = 3.35V, $C_{OUT}$ = $1\mu F$ ## Load Transient Response @ $V_{IN}$ = 3.6V, $C_{OUT}$ = 1 $\mu F$ 20022235 ### **Line Transient Response** ### Load Transient Response @ $V_{IN}$ = 4.2V, $C_{OUT}$ = $1\mu F$ 20022234 #### **Output Voltage Change vs Temperature** 20022236 TIME (100 $\mu$ s/DIV) 20022266 # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified, } \textbf{C}_{IN} = \textbf{C}_{OUT} = \textbf{1} & \textbf{\muF Ceramic, } \textbf{V}_{IN} = \textbf{V}_{OUT(nom)} + 0.5 \textbf{V}, \textbf{T}_{A} = 25 \ C, \textbf{Enable pin is tied to } \textbf{V}_{IN}, \textbf{MODE} = \textbf{1.8V}. \end{tabular}$ #### **Line Transient Response** 20022267 #### **Line Transient Response** #### **Line Transient Response** # **Application Hints** #### **EXTERNAL CAPACITORS** Like any low-dropout regulator, the LP3987 requires external capacitors for regulator stability. The LP3987 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance. #### INPUT CAPACITOR An input capacitance of $\approx 1 \mu F$ is required between the LP3987 input pin and ground (the amount of the capacitance may be increased without limit). This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input. **Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will be $\approx 1 \mu F$ over the entire operating temperature range. #### **OUTPUT CAPACITOR** The LP3987 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types Z5U, Y5V or X7R) in 1 to 4.7 $\mu$ F range with 5m $\Omega$ to 500m $\Omega$ ESR range is suitable in the LP3987 application circuit. It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see next section Capacitor Characteristics). The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR (Equivalent Series Resistance) value which is within a stable range (5 m $\Omega$ to 500 m $\Omega$ ). #### **NO-LOAD STABILITY** The LP3987 will remain stable and in regulation with no external load. This is specially important in CMOS RAM keep-alive applications. #### **CAPACITOR CHARACTERISTICS** The LP3987 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the range of $1\mu F$ to $4.7\mu F$ range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical $1\mu F$ ceramic capacitor is in the range of $20~m\Omega$ to $40~m\Omega$ , which easily meets the ESR requirement for stability by the LP3987. The ceramic capacitor's capacitance can vary with temperature. Most large value ceramic capacitors ( $\approx 2.2\mu F$ ) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from $25^{\circ}C$ to $85^{\circ}C$ . A better choice for temperature coefficient in a ceramic capacitor is X7R, which holds the capacitance within $\pm 15\%$ . Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1µF to 4.7µF range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. #### **ON/OFF INPUT OPERATION** The LP3987 is turned off by pulling the $V_{EN}$ pin low, and turned on by pulling it high. If this feature is not used, the $V_{EN}$ pin should be tied to $V_{IN}$ to keep the regulator output on at all time. To assure proper operation, the signal source used to drive the $V_{EN}$ input must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under $V_{IL}$ and $V_{IH}$ . #### **MODE OPERATION** The LP3987 enters sleep mode by pulling MODE = 0V externally to reduce current during standby operation. During sleep mode, LP3987 consumes only $14\mu\text{A}$ of quiescent current and supplies up to 3mA of current. The device returns to active mode by pulling MODE = 1.8V. If this function is not used, the MODE pin should be tied to $V_{\text{IN}}$ . #### THERMAL PROTECTION The LP3987 has internal thermal protection circuitry to disable the internal pass transistor if the junction temperature exceeds 125°C to allow the device to cool down. The pass transistor will turn on when temperature falls below the maximum operating junction temperature of 125°C. This feature is designed to protect the device in the event of fault conditions. For normal operation, it is suggested to limit the device junction temperature to less than 125°C. #### MICRO SMD MOUNTING The micro SMD package requires specific mounting techniques which are detailed in National Semiconductor Application Note (AN-1112). Referring to the section *Surface Mount Technology (SMT) Assembly Considerations*, it should be noted that the pad style which must be used with the 5 pin package is NSMD (non-solder mask defined) type. For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the micro SMD device. #### MICRO SMD LIGHT SENSITIVITY 14 Exposing the micro SMD device to direct sunlight will cause misoperation of the device. Light sources such as Halogen lamps can effect electrical performance if brought near to the device. The wavelengths which have most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has very little effect on performance. A micro SMD test board was brought to within 1cm of a fluorescent desk lamp and the effect on the regulated output voltage was negligible, showing a deviation of less than 0.1% from nominal. # Physical Dimensions inches (millimeters) unless otherwise noted DIMENSIONS ARE IN MILLIMETERS #### LAND PATTERN RECOMMENDATION micro SMD, 5 Bump, Package (TLA05) NS Package Number TLA05ADA The dimensions for X1, X2 and X3 are given as: X1 = 1.006 +/- 0.03mm X2 = 1.438 +/- 0.03mm X3 = 0.600 +/- 0.075mm # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### LAND PATTERN RECOMMENDATION BLA05XXX (Rev C) micro SMD, 5 Bump, Package (BLA05) NS Package Number BLA05ADC The dimensions for X1, X2 and X3 are given as: X1 = 1.006 +/- 0.03mm X2 = 1.438 +/- 0.03mm X3 = 0.995 +/- 0.10mm ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) DIMENSIONS ARE IN MILLIMETERS #### LAND PATTERN RECOMMENDATION micro SMD, 5 Bump, Package (BPA05) NS Package Number BPA05CMC The dimensions for X1, X2 and X3 are given as: X1 = 0.828 +/- 0.03mm X2 = 1.387 +/- 0.03mm X3 = 0.900 +/- 0.10mm #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Fax: +65-6250 4466 Email: ap.support@nsc.com Tel: +65-6254 4466 National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560