## **PRELIMINARY** August 2000 # LMX3305 # Triple Phase Locked Loop for RF Personal Communications # **General Description** The LMX3305 contains three Phase Locked Loops (PLL) on a single chip. It has a RF PLL, an IF Rx PLL and an IF Tx PLL for CDMA applications. The RF fractional-N PLL uses a 16/17/20/21 quadruple modulus prescaler for PCS application and a 8/9/12/13 quadruple modulus prescaler for cellular application. Both quadruple modulus prescalers offer modulo 1 through 16 fractional compensation circuitry. The RF fractional-N PLL can be programmed to operate from 800 MHz to 1400MHz in cellular band and 1200MHz to 2300 MHz in PCS band. The IF Rx PLL and the IF Tx PLL are integer-N frequency synthesizers that operate from 45 MHz to 600 MHz with 8/9 dual modulus prescalers. Serial data is transferred into the LMX3305 via a microwire interface (Clock, Data, & LE). The RF PLL provides a fastlock feature allowing the loop bandwidth to be increased by 3X during initial lock-on. The supply voltage of the LMX3305 ranges from 2.7V to 3.6V. It typically consumes 9 mA of supply current and is packaged in a 24-pin CSP package. # **Features** - Three PLLs integrated on a single chip - RF PLL fractional-N counter - 16/17/20/21 RF quadruple modulus prescaler for PCS application - 8/9/12/13 RF quadruple modulus prescaler for cellular application - 2.7V to 3.6V operation - Low current consumption: I<sub>CC</sub> = 9 mA (typ) at 3.0V - Programmable or logical power down mode: I<sub>CC</sub> = 10 μA (typ) at 3.0V - RF PLL Fastlock feature with timeout counter - Digital lock detect - Microwire Interface with data preset - 24-pin CSP package # **Applications** ■ CDMA Cellular telephone systems # **Block Diagram** TRI-STATE® is a registered trademark of National Semiconductor Corporation. # **Functional Block Diagram** # **Connection Diagram** Top View Order Number LMX3305SLBX See NS Package Number SLB24A # **Pin Descriptions** | Pin No. | Pin Name | I/O | Description | |---------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RF_CP <sub>o</sub> | 0 | Charge pump output for RF PLL. For connection to a loop filter for driving the input of an external VCO. | | 2 | RF_GND | PWR | RF PLL ground. | | 3 | RF_F <sub>IN</sub> | I | RF prescaler input. Small signal input from the RF Cellular or PCS VCO. | | 4 | RF_V <sub>CC</sub> | PWR | RF PLL power supply voltage. Input may range from 2.7V to 3.6V. Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. Tx $V_{CC}$ = Rx $V_{CC}$ = RF $V_{CC}$ . | | 5 | Lock_Det | 0 | Multiplexed output of the RF, Rx, and Tx PLL's analog or digital lock detects. The outputs from the R, N and Fastlock counters can also be selected for test purposes. Refer to Section 2.3.4 for more detail. | | 6 | N/C | | No Connect. | | 7 | RF_En | I | RF PLL enable pin. A LOW on RF En powers down the RF PLL and TRI-STATE®s the RF PLL charge pump. | | 8 | Rx_En | I | Rx PLL enable pin. A LOW on Rx En powers down the Rx PLL and TRI-STATEs the Rx PLL charge pump. | | 9 | Tx_En | I | Tx PLL enable pin. A LOW on Tx En powers down the Tx PLL and TRI-STATEs the Tx PLL charge pump. | | 10 | Clock | I | High impedance CMOS clock input. Data for the various counters is clocked on the rising edge into the CMOS input. | | 11 | Data | I | Binary serial data input. Data entered MSB first. | | 12 | LE | I | High impedance CMOS input. When LE goes LOW, data is transferred into the shift registers. When LE goes HIGH, data is transferred from the internal registers into the appropriate latches. | | 13 | Tx_F <sub>IN</sub> | I | Tx prescaler input. Small signal input from the Tx VCO. | | 14 | Tx_CP <sub>o</sub> | 0 | Charge pump output for Tx PLL. For connection to a loop filter for driving the input of an external VCO. | | 15 | Tx_GND | | Tx PLL ground. | | 16 | Tx_V <sub>CC</sub> | PWR | Tx PLL power supply voltage input. Input may range from 2.7V to 3.6V. Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. Tx $V_{CC}$ = Rx $V_{CC}$ = RF $V_{CC}$ . | | 17 | OSC <sub>IN</sub> | I | PLL reference input which has a V <sub>CC</sub> /2 input threshold and can be driven from an external CMOS or TLL logic gate. The R counter is clocked on the falling edge of the OSC <sub>IN</sub> signal. | | 18 | Rx_V <sub>CC</sub> | PWR | Rx PLL power supply voltage. Input ranges from 2.7V to 3.6V. Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. Tx $V_{CC}$ = Rx $V_{CC}$ = RF $V_{CC}$ . | | 19 | Rx_GND | PWR | Rx PLL ground. | | 20 | Rx_CP <sub>o</sub> | 0 | Charge pump output for Rx PLL. For connection to a loop filter for driving the input of an external VCO. | | 21 | Rx_F <sub>IN</sub> | I | Rx prescaler input. Small signal input from the Rx VCO. | | 22 | RF_Sw1 | 0 | An open drain NMOS output which can be use for bandswitching or Fastlocking the RF PLL. (During Fastlock mode a second loop filter damping resistor can be switched in parallel with the first to ground.) Refer to Section 2.5.3 for more detail. | | 23 | RF_Sw2 | 0 | An open drain NMOS output which can be use for bandswitching or Fastlocking the RF PLL. (During Fastlock mode a second loop filter damping resistor can be switched in parallel with the first to ground.) Refer to Section 2.5.3 for more detail. | | 24 | V <sub>P</sub> | 0 | RF PLL charge pump power supply. An internal voltage doubler can be enabled in 3V applications to allow the RF charge pump to operate over a wider tuning range. | # Absolute Maximum Ratings (Notes 1, 2) Power Supply Voltage (PLL $V_{CC}$ ) (Note 3) -0.3V to +6.5V-0.3V to +6.5V Supply Voltage (V<sub>P</sub>) Voltage on any Pin with $GND = 0V(V_I)$ -0.3V to $V_{\rm CC}$ +0.3V Storage Temperature Range (T<sub>S</sub>) -65°C to +150°C Lead Temp. (solder, 4 sec.) (T<sub>L</sub>) +240°C ESD - Whole Body Model (Note 2) # **Recommended Operating** Conditions (Note 1) Power Supply Voltage (PLL V<sub>CC</sub>) (Note 3) Supply Voltage (V<sub>P</sub>) (Note 3) Operating Temperature (T<sub>A</sub>) 2.7V to 3.6V PLL $V_{CC}$ to 5.5V -30°C to +85°C # **Electrical Characteristics** $(V_{CC} = V_P = 3V, -30^{\circ}C < T_A < 85^{\circ}C$ except as specified) | Symbol | Parameter | Conditions | | Value | | Unit | |----------------------------------------------------|--------------------------------------------|---------------------------------------------------------|---------------------|------------------|---------------------|-----------------| | Syllibol | Faranteter | Conditions | Min | Тур | Max | Oilit | | GENERAL | | | | | | | | I <sub>cc</sub> | Power Supply Current | RF = On, Rx = On, Tx = On<br>$2.7V \le V_{CC} \le 3.6V$ | | 9.0 | 15 | mA | | I <sub>CC</sub> -PWDN | Power Down Current | | | 10 | 75 | μΑ | | IN | PCS Operating Frequency | | 1200 | | 2300 | | | | Cellular Operating Frequency | | 800 | | 1400 | MH: | | | IF Operating Frequency (Rx, Tx) | | 45 | | 600 | | | osc | Oscillator Frequency | | | 19.68 | 25 | MH: | | ф | Phase Detector Frequency | | | | 10 | MH: | | Pf <sub>IN</sub> | PCS/Cellular/IF Input Sensitivity | 2.7V ≤ V <sub>CC</sub> ≤ 3.6V | -15 | | +0 | dBn | | Pfosc | Oscillator Sensitivity | | 0.5 | | V <sub>cc</sub> | V <sub>PF</sub> | | RF PN | RF Phase Noise | F <sub>OUT</sub> = 1 GHz | | -70 | | ID // | | IF PN | IF Phase Noise | | | -70 | | dBc/l | | | Fractional Spur @ 10 kHz | 1 kHz Loop Filter (Note 4) | | | -50 | dBo | | | Fractional Spur Harmonic | | 1 | nuate 6 dl | | dBo | | Гѕѡ | Switching Speed | 1 kHz Loop Filter, 60 MHz Jump to<br>Within 1 kHz | | | 4.0 | ms | | CHARGE P | UMP | | | | | | | RF I <sub>Do</sub><br>Source | RF Charge Pump Source Current | $V_{Do} = V_P/2$ (Note 5) | -22 | I <sub>NOM</sub> | 22 | % | | RF I <sub>Do</sub><br>Sink | RF Charge Pump Sink Current | $V_{Do} = V_P/2$ (Note 5) | -22 | I <sub>NOM</sub> | 22 | % | | IF I <sub>Do</sub><br>Source | IF Charge Pump Source Current | $V_{Do} = V_{CC}/2$ (Note 5) | 80 | 100 | 120 | μA | | F I <sub>Do</sub> Sink | IF Charge Pump Sink Current | $V_{Do} = V_{CC}/2$ (Note 5) | -80 | -100 | -120 | μΑ | | <sub>Do</sub> -TRI | Charge Pump TRI-STATE Current | (Note 6) | | | 1000 | рА | | <sub>Do</sub> Sink<br>/s I <sub>Do</sub><br>Source | Charge Pump Sink vs Source Mismatch | T <sub>A</sub> = 25°C (Note 7) | | 3 | 10 | % | | <sub>Do</sub> vs V <sub>Do</sub> | Charge Pump Current vs Voltage | T <sub>A</sub> = 25°C (Note 6) | | 8 | 15 | % | | Do vs T <sub>A</sub> | Charge Pump Current vs Temperature | (Note 7) | | 5 | 10 | % | | | PUTS AND OUTPUTS | | | | | | | / <sub>IH</sub> | High-Level Input Voltage | V <sub>CC</sub> = 2.7V to 3.6V | 0.8 V <sub>CC</sub> | | | V | | / <sub>IL</sub> | Low-Level Input Voltage | $V_{CC} = 2.7V \text{ to } 3.6V$ | 00 | | 0.2 V <sub>CC</sub> | V | | V <sub>OL</sub> | Low-Level Output Voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | V | | IH | High-Level Input Current | $V_{IH} = V_{CC} = 3.6V$ | -1.0 | | 1.0 | μΑ | | IL | Low-Level Input Current | $V_{IL} = 0V$ , $V_{CC} = 3.6V$ | -1.0 | | 1.0 | μA | | ін | OSC <sub>IN</sub> High-Level Input Current | $V_{IH} = V_{CC} = 3.6V$ | 1 | | 100 | μΑ | | <sub>'Iн</sub> | OSC <sub>IN</sub> Low-Level Input Current | $V_{IL} = 0V$ , $V_{CC} = 3.6V$ | -100 | | | μΑ | 2 kV # **Electrical Characteristics** (Continued) $(V_{CC} = V_P = 3V, -30^{\circ}C < T_A < 85^{\circ}C$ except as specified) | Cumbal | Parameter | Conditions | | Unit | | | | |-------------------|-----------------------------|------------|-----|------|-----|-------|--| | Symbol | Farameter | Conditions | Min | Тур | Max | O III | | | DIGITAL IN | PUTS AND OUTPUTS | | | | | | | | t <sub>CS</sub> | Data to Clock Setup Time | | 50 | | | ns | | | t <sub>CH</sub> | Data to Clock Hold Time | | 10 | | | ns | | | t <sub>CWH</sub> | Clock Pulse Width High | | 50 | | | ns | | | T <sub>CWL</sub> | Clock Pulse Width Low | | 50 | | | ns | | | t <sub>ENSL</sub> | Clock to Load_En Setup Time | | 50 | | | ns | | | t <sub>ENW</sub> | Load_En Pulse Width | | 50 | | | ns | | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics Note 2: This device is a high performance RF integrated circuit and is ESD sensitive. Handling and assembly of this device should be done on ESD protected work-stations. Note 3: PLL $\rm V_{CC}$ represents RF $\rm V_{CC},\, Tx\,\, V_{CC}$ and Rx $\rm V_{CC}$ collectively. Note 4: Guaranteed by design. Not tested in production. Note 5: $I_{NOM}$ = 100 $\mu A$ , 400 $\mu A$ , 700 $\mu A$ or 900 $\mu A$ for RF charge pump. Note 6: For RF charge pump, $0.5 \le V_{D0} \le V_{P}$ - 0.5; for IF charge pump, $0.5 \le V_{D0} \le V_{CC}$ - 0.5. Note 7: For RF charge pump, $V_{D0} = V_P/2$ , for IF charge pump, $V_{D0} = V_{CC}/2$ . # **Charge Pump Current Specification Definitions** ``` I1 = CP sink current at V_{Do} = V_P - \Delta V ``` $\Delta V = Voltage$ offset from positive and negative rails. Dependent on VCO tuning range relative to $V_{CC}$ and ground. Typical values are between 0.5V and 1.0V. 1. $I_{Do}$ vs $V_{Do}$ = Charge Pump Output Current magnitude variation vs Voltage = [½ \* {||1| - ||3|}] / [½ \* {||1| + ||3|}] \* 100% and [½ \* {||4| - ||6|}] / [½ \* {||4| + ||6|}] \* 100% 2. $I_{Do\text{-sink}}$ vs $I_{Do\text{-source}}$ = Charge Pump Output Current Sink vs Source Mismatch = $[||2| - ||5|] / [1/2 * {||2| + ||5|}] * 100\%$ 3. $I_{Do}$ vs $T_A$ = Charge Pump Output Current magnitude variation vs Temperature = [||12 @ temp| - ||12 @ 25°C|] / ||12 @ 25°C| \* 100% and [||15 @ temp| - ||15 @ 25°C|] / ||15 @ 25°C| \* 100% I2 = CP sink current at $V_{Do} = V_P/2$ I3 = CP sink current at $V_{Do} = \Delta V$ I4 = CP source current at $V_{Do} = V_P - \Delta V$ I5 = CP source current at $V_{D0} = V_P/2$ I6 = CP source current at $V_{Do} = \Delta V$ # 1.0 Functional Description The LMX3305 phase-lock-loop (PLL) system configuration consists of a high-stability crystal reference oscillator, three frequency synthesizers, three voltage controlled oscillators (VCO), and three passive loop filters. Each of the frequency synthesizers includes a phase detector, a current mode charge pump, as well as programmable reference [R] and feedback [N] frequency dividers. The VCO frequency is established by dividing the crystal reference signal down via the R-counter to obtain a comparison reference frequency. This reference signal (f<sub>R</sub>) is then presented to the input of a phase/frequency detector and compared with the feedback signal (f<sub>N</sub>), which is obtained by dividing the VCO frequency down by way of the N-counter, and fractional circuitry. The phase/frequency detector's current source output pumps charge into the loop filter, which then converts the charge into the VCO's control voltage. The function of phase/ frequency comparator is to adjust the voltage presented to the VCO until the feedback signal frequency and phase match that of the reference signal. When the RF PLL is in a "Phase-Locked" condition, the RF VCO frequency will be (N + F) times that of the comparison frequency, where N is the integer divide ratio, and F is the fractional component. The fractional synthesis allows the phase detector frequency to be increased while maintaining the same frequency step size for channel selection. The divider ratio N is thereby reduced giving a lower phase noise referred to the phase detector input, and the comparison frequency is increased allowing faster switching time. ### 1.1 REFERENCE OSCILLATOR INPUTS The reference oscillator frequency for the RF and IF PLLs are provided from the external references through the $OSC_{IN}$ pin. $OSC_{IN}$ input can operate up to 25 MHz with input sensitivity of 0.5 $V_{PP}$ minimum and it drives RF, Rx and Tx R-counters. $OSC_{IN}$ input has a $V_{CC}/2$ input threshold that can be driven from an external CMOS or TTL logic gate. Typically, the $OSC_{IN}$ is connected to the output of a crystal oscillator. ### 1.2 REFERENCE DIVIDERS (R-COUNTERS) The RF, Rx and Tx R-counters are clocked through the oscillator block. The maximum frequency is 25 MHz. All RF, Rx and Tx R-counters are CMOS design. The RF R-counter is 8-bit in length with programmable divider ratio from 2 to 255. The Rx and Tx R-counters are 10-bit in length with programmable divider ratio from 2 to 1023. ### 1.3 PRESCALERS The LMX3305 has a 16/17/20/21 quadruple modulus prescaler for the PCS application and a 8/9/12/13 quadruple modulus prescaler for the cellular application. The Rx and Tx prescalers are dual modulus with 8/9 modulus ratio. Both RF/IF prescalers' outputs drive the subsequent CMOS flipflop chain comprising the programmable N feedback counters. ### 1.4 FEEDBACK DIVIDERS (N-COUNTERS) The RF, Rx and Tx N-counters are clocked by the output of RF, Rx and Tx prescalers respectively. The RF N-counter is composed of two parts: the 15 MSB bits comprise the integer portion and the 4 LSB bits comprise the fractional portion. The RF fractional N divider is fully programmable from 80 to 32767 over the frequency range from 1200 MHz-2300 MHz for PCS application and 40 to 16383 over the frequency range from 800 MHz-1400 MHz for cellular application. The 4-bit fractional portion of the RF counter represents the fraction's numerator. The fraction's denominator base is determined by the four **FRAC\_D** register bits. The Rx and Tx N-counters are each a 13-bit integer divisor, fully programmable from 56 to 8,191 over the frequency range from 45 MHz–600 MHz. The Rx and Tx N-counters do not include fractional compensation. ### 1.5 FRACTIONAL COMPENSATION The fractional compensation circuitry of the LMX3305 RF divider allows the user to adjust the VCO tuning resolution in 1/2 through 1/16th increments of the phase detector comparison frequency. A 4-bit denominator register (FRAC\_D) selects the fractional modulo base. The integer averaging is accomplished by using a 4-bit accumulator. A variable phase delay stage compensates for the accumulated integer phase error, minimizes the charge pump duty cycle and reduces the spurious levels. This technique eliminates the need for compensation current injection into the loop filter. An overflow signal generated by the accumulator is equivalent to one full RF VCO cycle, and results in a pulse swallow. ### 1.6 PHASE/FREQUENCY DETECTORS The RF and IF phase/frequency detectors are driven from their respective N- and R-counter outputs. The maximum frequency at the phase detector inputs is 10 MHz unless limited by the minimum continuous divide ratio of the multi-modulus prescaler. The phase detector output controls the charge pump. The polarity of the pump-up or pump-down control is programmed using RF\_PD\_POL, Rx\_PD\_POL, or Tx\_PD\_POL depending on whether RF or IF VCO characteristics are positive or negative. The phase detector also receives a feedback signal from the charge pump in order to eliminate dead zones. ### 1.7 CHARGE PUMPS The phase detector's current source output pumps charge into an external loop filter, which then converts it into the VCO's control voltage. The charge pump steers the charge pump output CP $_{\rm o}$ to V $_{\rm CC}$ (pump-up) or Ground (pump-down). When locked, CP $_{\rm o}$ is primarily in a TRI-STATE mode with small corrections. The IF charge pump output current magnitudes are nominally 100 $\mu$ A. The RF charge pump output currents can be programmed by the **RF\_Icpo** bits at 100 $\mu$ A, 400 $\mu$ A, 700 $\mu$ A, or 900 $\mu$ A. # 1.8 VOLTAGE DOUBLER (V<sub>P</sub>) The V<sub>P</sub> pin is normally driven from an external power supply over a range of $V_{\rm CC}$ to 5.5V to provide current for the RF charge pump circuit. An internal voltage doubler circuit connected between the V<sub>CC</sub> and V<sub>P</sub> supply pins alternately allows $V_{CC} = 3V$ (±10%) users to run the RF charge pump circuit at close to twice the $V_{\text{CC}}$ power supply voltage. The voltage doubler mode is enabled by setting the V2X bit to a HIGH level. The voltage doubler's charge pump driver originates from the oscillator input. The device will not totally powerdown until the V2X bit is programmed LOW. The average delivery current of the doubler is less than the instantaneous current demand of the RF charge pump when active and is thus not capable of sustaining a continuous out of lock condition. A large external capacitor connected to V<sub>P</sub> (=0.1 μF) is needed to control power supply droop when changing frequencies. # 1.0 Functional Description (Continued) ### 1.9 MICROWIRE INTERFACE The programmable register set is accessed through the microwire serial interface. The interface is comprised of three signal pins: Clock, Data, and LE. After the LE goes LOW, serial data is clocked into the 32-bit shift register upon the rising edge of Clock MSB first. The last three data bits shifted into the shift register select one of five addresses. When LE goes HIGH, data is transferred from the shift registers into one of the four register bank latches. Selecting the address <000> presets the data in the four register banks. The synthesizer can be programmed even in the power down (or not enabled) state. ## 1.10 LOCK DETECT OUTPUTS The open-drain Lock Detect is available in the LMX3305 to provide a digital or analog lock detect indication for the sum of the active PLLs. In the digital lock detect mode, an internal digital filter produces a logic level HIGH at the lock detect output when the error between the phase detector inputs is less than 15 ns for five consecutive comparison cycles. The lock detect output is LOW when the error between the phase detector inputs is more than 30 ns for one comparison cycle. In the analog lock detect mode, the lock detect pin becomes active low whenever any of the active PLLs are charge pumping. The **Lock\_Det** pin can also be programmed to provide the outputs of the R, N or fastlock timeout counters. ### 1.11 POWER CONTROL Each PLL is individually power controlled by the microwire power down bits Rx\_PWDN, Tx\_PWDN and RF\_PWDN. Alternatively, the PLLs can also be power controlled by the Tx\_En, Rx\_En, and RF\_En pins. The enable pins override the power down bits except for the V2X bit. When the respective PLL's enable pin is high, the power down bits determine the state of power control. Activation of any PLL power down modes result in the disabling of the respective N counter and de-biasing of its respective fin input (to a high impedance state). The R counter functionality also becomes disabled when the power down bit is activated. The reference oscillator block powers down and the OSC<sub>IN</sub> pin reverts to a high impedance state when all of the enable pins are LOW or all of the power down bits are programmed HIGH, unless V2X bit is HIGH. Power down forces the respective charge pump and phase comparator logic to a TRI-STATE condition. A power down counter reset function resets both N and R counters of the respective PLL. Upon powering up the N counter resumes counting in "close" alignment with the R counter (the maximum error is one prescaler cycle). The microwire control register remains active and capable of loading and latching in data during all of the power down modes. # 2.0 Programming Description 2.1 MICROWIRE SERIAL BUS INTERFACE The LMX3305 uses Clock, Data, and LE signals to accomplish all data transactions. Data is latched into the 32-bit shift register on the rising edge of Clock, MSB first. The last three bits loaded are the address bits that determine which of the four Data register banks the shift register data will be transferred to when LE goes HIGH. | nt Bit | 0 | plei | 0 | - | | 0 | | - | | 0 | | |-----------------------------|----|---------------|-----------------------------------------------------------|-----------------|---------------------------------------|----------------------|--------|-----------------|--------|----------------|--------| | nificar | 1 | Address Field | 0 | 0 | | - | | - | | 0 | | | Least Significant Bit | 2 | Add | 0 | 0 | | 0 | | 0 | | - | | | Ë | 3 | | | × | 1F_R0 | × | IE_N0 | Λ2X | 0A_4A | | RF_N0 | | | 4 | | | TSA_xЯ | IF_R1 | Rx_PWDN | IF_N1 | TSA_7A | RF_R1 | Test [2:0] | RF_N1 | | | 2 | | | LO4_G4_xA | 2Я_리 | ŢR | IF_N2 | RF_PD_POL | RF_R2 | | RF_N2 | | | 9 | | | | F_R3 | Rx_NA_CNTR<br>[2:0] | IF_N3 | | RF_R3 | RF_PWDN | RF_N3 | | | 7 | | | | IF_R4 | Σ. | IE_N4 | RF_lcpo | RF_R4 | ьcs | RF_N4 | | | 8 | | | | IF_R5 | | IE_N5 | | RF_R5 | Epbs | RF_N5 | | | 6 | | | 9:0] | 1F_R6 | - | IE_N6 | [4:0] | 8F_R6 | | RF_N6 | | | 10 | | | Rx_R_CNTR [9:0] | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | IF_N7 | FRAC_CAL [4:0] | 7A_7A | FRAC_D [3:0] | RF_N7 | | | 1 | | | %_R_0 | 8A_7I | [0:6 | IF_N8 | FRA | 8F_R8 | FRAC | RF_N8 | | | 12 | | | ш. | 1F_R9 | Rx_NB_CNTR [9:0] | IE_N9 | | RF_R9 | | RF_N9 | | | 13 | | | | 01A_7I | NB | IE_N10 | FSTSW1 | RF_R10 | | RF_N10 | | NO<br>NO | 14 | | <u>^</u> | | IF_R11 | NGWq_xT | IE_N11 | FSTSW2 | RF_R11 | FRAC_N [3:0] | RF_N11 | | OCAT | 15 | | set<br><0000; | | IF_R12 | | IE_N12 | FSTM1 | RF_R12 | | RF_N12 | | 8 BIT L | 16 | pjə | its Pres<br>ddress | | IF_R13 | | IF_N13 | FSTM2 | RF_R13 | | RF_N13 | | SISTER | 17 | Data Field | jister b<br>ching a | [3:0] | IF_R14 | | IF_N14 | | RF_R14 | | RF_N14 | | SHIFT REGISTER BIT LOCATION | 18 | 7 | All Register bits Preset (Upon LE latching address <000>) | [0:8] P | IF_R15 | | IF_N15 | R [6:0] | RF_R15 | | RF_N15 | | 동 | 19 | | (Upor | | 1F_R16 | [o <u>:</u> | IF_N16 | | RF_R16 | | RF_N16 | | | 20 | | | TSA_xT | T1A_31 | Tx_NA_<br>CNTR [2:0] | TF_N17 | FSTL_CNTR [6:0] | TIA_AA | | RF_N17 | | | 21 | | | JOG_GG_XT | 1F_R18 | . 0 | IF_N18 | FSTI | 8F_R18 | | RF_N18 | | | 22 | | | | IF_R19 | | IF_N19 | | RF_R19 | | RF_N19 | | | 23 | | | | 1F_R20 | | IE_N20 | | RF_R20 | [14:0] | RF_N20 | | | 24 | | | | IF_R21 | | IE_N21 | | RF_R21 | RF_N_CNTR | RF_N21 | | | 25 | | | [0: | IF_R22 | [0:6] | IE_N22 | | RF_R22 | RF_A | RF_N22 | | | 56 | | | VTR [9 | IF_R23 | NTR [9 | IF_N23 | [0: | RF_R23 | | RF_N23 | | | 27 | | | Tx_R_CNTR [9:0] | IF_R24 | Tx_NB_CNTR [9:0] | IF_N24 | NTR [7 | RF_R24 | | RF_N24 | | ¥ŧ | 28 | | | Ê | IF_R25 | Ĕ | IE_N25 | RF_R_CNTR [7:0] | RF_R25 | | RF_N25 | | Most Significant Bit | 29 | | | - | 1F_R26 | | IE_N26 | <u> </u> | RF_R26 | | RF_N26 | | Most Significa | 30 | | | | 72A_71 | | IF_N27 | | RF_R27 | | RF_N27 | | Most | 31 | | | | 1F_R28 | | IF_N28 | | RF_R28 | | RF_N28 | | | | | Ь | F_R | ı | N <sup>-</sup> : | 41 | F_R | В | N <sup>-</sup> | RF | Note: X denotes don't care bits. 2.2 P REGISTER P register has the special function of programming all of the registers to a preset known set state shown below. Note that this does not prevent the other four address registers from being programmed after this. | Least Significant Bit | 0 | Field | 0 | - | | | 0 | | | - | | | 0 | | | | |-----------------------------|----|---------------|-----------------------------------------------------------|-----------------|-----|--------|----------------------|----------|--------------------|-----------------|-------|--------|--------------|-----|--------|--------| | gnifica | - | Address Field | 0 | 0 | | | - | | | - | | | 0 | | | | | ast Siç | 2 | Ado | 0 | 0 | | | 0 | | | 0 | | | - | | | | | <b>1</b> | က | | | × | 0 | IF_R0 | × | 0 | IE_N0 | V2X | 0 | RF_R0 | | 0 | RF_N0 | | | | 4 | | | тая_хя | 0 | IF_R1 | NGW9_xA | 0 | IF_N1 | TSA_4A | 0 | RF_R1 | Test [2:0] | 0 | RF_N1 | | | | 2 | | | LO4_Q4_xЯ | - | IF_R2 | IR | - | IE_N2 | RF_PD_POL | - | RF_R2 | | 0 | RF_N2 | | | | 9 | | | | 0 | F_R3 | Rx_NA_CNTR<br>[2:0] | - | IE_N3 | | - | RF_R3 | RF_PWDN | 0 | RF_N3 | | | | 7 | | | | 0 | IF_R4 | æ' | - | IE_N4 | RF_lcpo | - | RF_R4 | ьсг | 0 | RF_N4 | | | | | | | | - | IF_R5 | | - | IE <sup>_</sup> N2 | | 0 | RF_R5 | Epbs | 0 | RF_N5 | | | | 6 | | | [0: | 0 | 1F_R6 | | 0 | IE_N6 | [4:0] | 0 | 8F_R6 | | 0 | RF_N6 | | | | 10 | | | Rx_R_CNTR [9:0] | 0 | 7A_31 | | 0 | TN_AI | FRAC_CAL [4:0] | 0 | 7A_4A | FRAC_D [3:0] | 0 | RF_N7 | | | | 7 | | | ×N | - | 1F_R8 | [0:6] | 0 | IE_N8 | FRA | 0 | 8A_7A | FRAC | 0 | RF_N8 | | | | 12 | | | Ψ. | 0 | IF_R9 | Rx_NB_CNTR [9:0] | - | IE_N9 | | 0 | RF_R9 | | 0 | RF_N9 | | | | 13 | | | | - | 01A_1 | NB_O | - | IF_N10 | FSTSW1 | 0 | 01A_AA | | 0 | RF_N10 | | | NO | 4 | | <u> </u> | | 0 | | Ž. | 0 | IF_N11 | FSTSW2 | 0 | RF_R11 | FRAC_N [3:0] | - | RF_N11 | | | OCAT. | 15 | | set<br><0000; | | 0 | IF_R12 | | - | IF_N12 | FSTM1 | - | RF_R12 | FRAC | - | RF_N12 | | | R BIT L | 16 | ple | its Pre | | | 0 | IF_R13 | | 0 | IF_N13 | FSTM2 | - | RF_R13 | | 0 | RF_N13 | | GISTEF | 17 | Data Field | gister b | LD [3:0] | 0 | IF_R14 | | 0 | IE_N14 | | 0 | RF_R14 | | 0 | RF_N14 | | | SHIFT REGISTER BIT LOCATION | 18 | | All Register bits Preset (Upon LE latching address <000>) | 9 | 0 | IF_R15 | NDW9_xT | 0 | IF_N15 | | 0 | RF_R15 | | _ | RF_N15 | | | R | 19 | | od() | | 0 | 1F_R16 | [O:: | 0 | IF_N16 | R [6:0] | - | 8F_R16 | | - | RF_N16 | | | | 20 | | | TSA_XT | 0 | 718_31 | Tx_NA_<br>CNTR [2:0] | 0 | TrN_AI | FSTL_CNTR [6:0] | - | TIA_AA | | 0 | RF_N17 | | | | 21 | | | JO9_d9_xT | - | 81R_R | · O | - | 1F_N18 | FST | - | 8F_R18 | | - | 8F_N18 | | | | 22 | | | | 0 | IF_R19 | | 0 | IF_N19 | | - | RF_R19 | | - | RF_N19 | | | | 23 | | | | 0 | 1F_R20 | | - | IE_N20 | | 0 | RF_R20 | [14:0] | 0 | RF_N20 | | | | 24 | | | | 0 | 1F_R21 | | 0 | IF_N21 | | - | RF_R21 | RF_N_CNTR | - | RF_N21 | | | | 25 | | | [0: | 0 | IF_R22 | [0:6 | - | IF_N22 | | 0 | RF_R22 | RF_N | - | RF_N22 | | | | 56 | | | VTR [9 | - | IF_R23 | NTR [9 | - | IF_N23 | [0: | 0 | RF_R23 | | - | RF_N23 | | | | 27 | | | Tx_R_CNTR [9:0] | 0 | IF_R24 | Tx_NB_CNTR [9:0] | 0 | IF_N24 | NTR [7 | - | RF_R24 | | - | RF_N24 | | | Bit | 28 | | | F | 0 | IF_R25 | ř | 0 | IE_N25 | RF_R_CNTR [7:0] | 0 | RF_R25 | | - | RF_N25 | | | Most Significant Bit | 59 | | | | 0 | IF_R26 | | 0 | IE_N26 | <u>«</u> | _ | RF_R26 | | 0 | RF_N26 | | | t Signi | 30 | | | | 0 | TSA_7I | | 0 | IF_N27 | | 0 | 72A_7A | | 0 | RF_N27 | | | Most | 3 | | | | 0 | 1F_R28 | | 0 | IE_N28 | | 0 | 8ZR_RA | | 0 | RF_N28 | | | | | | А | Я. | -31 | | N | <u> </u> | | Я | ЯЕ | | ı | 1 H | 4 | | These preset bit states provide the following local oscillator conditions for an OSC<sub>IN</sub> frequency of 19.68 MHz: Rx PLL: Rmod = 164 Nmod = 1423 phase detect freq = 120 kHz Fvco = 170.76 MHz TX PLL: Rmod = 16 Nmod = 212 phase detect freq = 1.23 MHz Fvco = 260.76 MHz RF PLL: Rmod = 41, T.O count = 480 Nmod = 2014 6 / 16 phase detect freq = 480 kHz Fvco = 96 Fvco = 966.90 MHz 2.3 IF\_R REGISTER If the ADDRESS [2:0] field is set to 001, data is transferred from the 32-bit shift register into the IF\_R register when LE signal goes high. The IF\_R register sets the Rx PLL's 10-bit R counter divide ratio, the Tx PLL's 10-bit R counter divide ratio for both Rx and Tx R counters are from 2 to 1023. | int Bit | 0 | Field | - | | | |-----------------------------|----------------------------|---------------|-----------------|---------|-------| | gnifica | - | Address Field | 0 | | | | Least Significant Bit | 2 | Ado | 0 | | | | Fe | က | | × | 1F_R0 | | | | 4 | | тгя_хя | IF_R1 | | | | 5 | | LO4_04_xA | IF_R2 | | | | 9 | | 63 | F_R3 | | | | 7 | | | IF_R4 | | | | 8 | | | IF_R5 | | | | 6 | | 9:0] | 1F_R6 | | | | 10 | | Rx_R_CNTR [9:0] | 7A_31 | | | | 18 17 16 15 14 13 12 11 10 | | 'X_R_C | 8A_7I | | | | 12 | | Ľ. | PR9 | | | | 13 | | | IF_R10 | | | SHIFT REGISTER BIT LOCATION | 4 | | R11 | IF_R11 | | | | 15 | | | IF_R12 | | | R BIT L | 16 | Field | F_R13 | | | | GISTEF | 17 | | IF_R14 | | | | IFT RE | 18 | | 9 | 12 12 | P_R15 | | SH | 19 | | | 1F_R16 | | | | 20 | | T2A_xT | T1Я_31 | | | | 21 | | JOG_GG_XT | 81A_7I | | | | 22 | | | F_R19 | | | | 23 | | | IF_R20 | | | Bit | 24 | | | 1F_R21 | | | | 25 | | [0:6 | IF_R22 | | | | 56 | | Tx_R_CNTR [9:0] | IF_R23 | | | | 27 | | X_R_C | IF_R24 | | | | 28 | | <b>-</b> | IF_R25 | | | | 29 | | | 1F_R26 | | | t Signi | 30 | | | T2A_7I | | | Mos | સ | | | 82A_7I | | Note: X denotes don't care bit. IF\_R 11 ### 2.3.1 10-Bit IF Programming Reference Divider Ratio (Tx R Counter, Rx R Counter) | Divide Ratio | | Tx_R_CNTR [9:0] or Rx_R_CNTR [9:0] | | | | | | | | | |--------------|---|------------------------------------|---|---|---|---|---|---|---|---| | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | • | • | • | • | • | • | • | • | • | • | • | | 1023 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: Divide ratio for both Tx and Rx R counters are from 2 to 1023. # 2.3.2 Tx\_PD\_POL (IF\_R[18]) This bit sets the polarity of the Tx phase detector. It is set to one when Tx VCO characteristics are positive. When Tx VCO frequency decreases with increasing control voltage, Tx\_PD\_POL should be set to zero. ## 2.3.3 Tx\_RST (IF\_R[17]) This bit will reset the Tx R and N counters when it is set to one. For normal operation, Tx\_RST should be set to zero. ### 2.3.4 LD (IF\_R[16]-[13]) The LD pin is a multiplexed output. When in lock detect mode, LD does ANDing function on the active PLLs. The RF fractional test mode is only intended for factory testing. ### **Lock Detect Output Truth Table** | | LD | [3:0] | | LD Pin Function | Output Format | |---|----|-------|---|-----------------------------|---------------| | 0 | 0 | 0 | 0 | Digital Lock Detect | Open Drain | | 0 | 0 | 0 | 1 | Analog Lock Detect | Open Drain | | 1 | 0 | 0 | 0 | Rx R Counter | CMOS | | 1 | 0 | 0 | 1 | Rx N Counter | CMOS | | 1 | 0 | 1 | 0 | Tx R Counter | CMOS | | 1 | 0 | 1 | 1 | Tx N Counter | CMOS | | 1 | 1 | 0 | 0 | RF R Counter | CMOS | | 1 | 1 | 0 | 1 | RF N Counter | CMOS | | 1 | 1 | 1 | 0 | RF Fastlock Timeout Counter | CMOS | | 1 | 1 | 1 | 1 | RF Fractional Test Mode | Analog | # **Lock Detect Digital Filter** The Lock Detect Digital Filter compares the difference between the phase of the inputs of the phase detector to a RC generated delay of approximately 15 ns. To enter the locked state (Lock Det = HIGH) the phase error must be less than the 15 ns RC delay for five consecutive reference cycles. Once in lock (Lock Det = HIGH), the RC delay is changed to approximately 30 ns. To exit the locked state (Lock Det = LOW), the phase error must become greater than the 30 ns RC delay. When the PLL is in the powerdown mode, Lock Det is forced HIGH. A flow chart of the digital filter is shown below. **Typical Lock Detect Timing** # 2.3.5 Rx\_PD\_POL (IF\_R[2]) This bit sets the polarity of the Rx phase detector. It is set to one when Rx VCO characteristics are positive. When Rx VCO frequency decreases with increasing control voltage, $Rx_PD_POL$ should set to zero. ## 2.3.6 Rx\_RST (IF\_R[1]) This bit will reset the Rx R and N counters when it is set to one. For normal operation, Rx\_RST should be set to zero. 2.4 IF\_N REGISTER If the ADDRESS [2:0] field is set to 010, data is transferred from the 32-bit shift register into the IF. N register when LE signal goes high. The IF. N register sets the Rx PLL's 13-bit N counter divide ratio, the Tx PLL's 13-bit N counter divide ratio and various programmable bits. Both N counters consist of the 3-bit swallow counter (A counter) and the 10-bit programmable counter (B counter). N divider continuous integer divide ratio is from 56 to 8191. | ıt Bit | 0 | ield | 0 | | | |-----------------------------|----------------------------------|---------------|----------------------|-------|-------| | Least Significant Bit | - | Address Field | - | | | | ast Sig | 2 | Add | 0 | | | | Fe | е | | × | IE_N0 | | | | 4 | | RX_PWDN | IF_N1 | | | | 2 | | | [o: | IF_N2 | | | 9 | | Rx_NA_<br>CNTR [2:0] | F_N3 | | | | 7 | | <sub>E</sub> S | E_N4 | | | | 8 | | | E_N5 | | | | 6 | | | E_N6 | | | | 10 | | | _N_= | | | | 20 19 18 17 16 15 14 13 12 11 10 | | [0:6 | E_N8 | | | | 12 | | Rx_NB_CNTR [9:0] | E_N9 | | | SHIFT REGISTER BIT LOCATION | 13 | | _NB_C | E_N10 | | | | 14 | | | F_N11 | | | | 15 | | | F_N12 | | | | 16 | ple | | E_N13 | | | GISTE | 17 | Data Field | | F_N14 | | | IFT RE | 18 | ۵ | NDW9_xT | F_N15 | | | R | 19 | | [0] | F_N16 | | | | | | CNTR [2:0] | F_N17 | | | | 21 | | . 0 | F_N18 | | | | 23 22 | | | F_N19 | | | | 23 | | | E_N20 | | | | 24 | | | F_N21 | | | | 25 | | [0:6 | F_N22 | | | | 26 | | ONTR [ | F_N23 | | | | 27 | | Tx_NB_CNTR [9:0] | F_N24 | | | Bit | 28 | | ⊭ | E_N25 | | | Most Significant Bit | 29 | | | E_N26 | | | t Sign | 30 | | | F_N27 | | | Mos | 3 | | | F_N28 | | Note: X denotes don't care bit. ## 2.4.1 3-Bit IF Swallow Counter Divide Ratio (Tx A Counter, Rx A Counter) | Divide Ratio | Tx_NA_CNTR [2:0] or Rx_NA_CNTR [2:0] | | | | | | | | | |--------------|--------------------------------------|---|---|--|--|--|--|--|--| | 0 | 0 | 0 | 0 | | | | | | | | 1 | 0 | 0 | 1 | | | | | | | | • | • | • | • | | | | | | | | 7 | 1 | 1 | 1 | | | | | | | Divide ratio is from 0 to 7 $Tx\_NB\_CNTR \geq Tx\_NA\_CNTR \ and \ Rx\_NB\_CNTR \geq Rx\_NA\_CNTR$ # 2.4.2 10-Bit IF Programmable Counter Divide Ratio (Tx B Counter, Rx B Counter) | Divide Ratio | | Tx_NB_CNTR [9:0] or Rx_NB_CNTR [9:0] | | | | | | | | | | | |--------------|---|--------------------------------------|---|---|---|---|---|---|---|---|--|--| | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | • | • | • | • | • | • | • | • | • | • | • | | | | 1023 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Divide ratio is from 3 to 1023 (Divide ratios less than 3 are prohibited) $Tx\_NB\_CNTR \ge Tx\_NA\_CNTR$ and $Rx\_NB\_CNTR \ge Rx\_NA\_CNTR$ N = PB + A B = N div P $A = N \mod P$ # 2.4.3 Tx\_PWDN (IF\_N[15]) This bit will asynchronously powerdown the Tx PLL when set to one. For normal operation, it should be set to zero. # 2.4.4 Rx\_PWDN (IF\_N[1]) This bit will asynchronously powerdown the Rx PLL when set to one. For normal operation, it should be set to zero. **2.5 RF\_R REGISTER**If the ADDRESS [2:0] field is set to 011, data is transferred from the 32-bit shift register into the RF\_R register when LE signal goes high. The RF\_R register sets the RF PLL's 8-bit R counter divide ratio and various programmable bits. The divide ratio for RF R counter is from 2 to 255. | | t Bit | 0 | pla | - | | |---------------------------------------------------------------------------------|-----------------------------|----------------------------|---------------|-----------------|--------| | | nifican | - | Address Field | - | | | | Least Significant Bit | 2 | Addı | 0 | | | | Leas | က | | Λ2X | 0A_4A | | | | 4 | | RF_RST | RF_R1 | | | | 2 | | RF_PD_POL | RF_R2 | | | | 9 | | | RF_R3 | | and various programmable bits. The divide ratio for N° Counter is not 2 to 255. | | 7 | | RF_lcpo | RF_R4 | | 7 117 | | 8 | | | RF_R5 | | 2 | | 6 | | [4:0] | 8F_R6 | | | | 10 | | FRAC_CAL [4:0] | 7A_4A | | 3 | 3 | 1 | | FRAG | 8F_R8 | | Ł | | 12 | | | RF_R9 | | 2 | | 13 | | FSTSW1 | RF_R10 | | פ | NO | 14 | pl | FSTSW2 | RF_R11 | | | OCAT | 15 | | FSTM1 | RF_R12 | | | SHIFT REGISTER BIT LOCATION | 18 17 16 15 14 13 12 11 10 | | FSTM2 | RF_R13 | | מב | GISTE | 17 | Data Field | | RF_R14 | | <u>a</u> | FT RE | 18 | ۵ | | RF_R15 | | glall | SH | 19 | | الناقع ( | RF_R16 | | 200 | | 20 | | FSTL_CNTR [6:0] | 71A_7A | | allon | | 21 | | FSTL | 8F_R18 | | > DI | | 22 | | | RF_R19 | | מווס | | 23 | | | RF_R20 | | in a | | 24 | | | RF_R21 | | 5 | | 25 | | | RF_R22 | | III | | 26 | | [0:2 | RF_R23 | | 2 | | 27 | | RF_R_CNTR [7:0] | RF_R24 | | 0-0 | Bit | 28 | | RF_R_C | RF_R25 | | 7 | Most Significant Bit | 29 | | <u> </u> | RF_R26 | | וא ווופ אד דבב א ס-טונא כטעוונפן עועועפ ואנוט | st Sign | 30 | | | 72A_7A | | 2 | Mos | 31 | | | 85A_7A | $RF_R$ ### 2.5.1 8-Bit RF Programming Reference Divider Ratio (RF R Counter) | Divide Ratio | | | | RF_R_CI | NTR [7:0] | | | | |--------------|---|---|---|---------|-----------|---|---|---| | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | • | • | • | • | • | • | • | • | • | | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Divide ratio for RF R counter is from 2 to 255. # 2.5.2 FSTL\_CNTR (RF\_R[20]-[14]) The Fastlock Timeout Counter is a 10 bit counter wherein only the seven MSB bits are programmable. (The number of phase detector cycles the fastlock mode remains in HIGH gain is the binary FSTL\_CNTR value loaded multiplied by eight.) | Phase Detect Cycles | | FSTL_CNTR [6:0] | | | | | | | | | | | |---------------------|---|-----------------|---|---|---|---|---|--|--|--|--|--| | 24 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | | 32 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | | • | • | • | • | • | • | • | • | | | | | | | 1008 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | | | | | | 1016 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | ## 2.5.3 FSTM (RF\_R[13]-[12]) and FSTSW (RF\_R[11]-[10]) Fastlock enables the designer to achieve both fast frequency transitions and good phase noise performance by dynamically changing the PLL loop bandwidth. The Fastlock modes allow wide band PLL fast locking with seamless transition to a low phase noise narrow band PLL. Consistent gain and phase margins are maintained by simultaneously changing charge pump current magnitude and loop filter damping resistor. In the LMX3305, the RF fastlock can achieve substantial improvement in lock time by increasing the charge pump current by 4X, 7X or 9X, which causes a 2X, 2.6X or 3X increase in the loop bandwidth respectively. The damping resistors are connected to FSTSW pins. When bit FSTM2 and/or FSTM1 is set HIGH, the RF fastlock is enabled. As a new frequency is loaded, RF\_Sw2 pin and/or RF\_Sw1 pin goes to a LOW state to switch in the damping resistors, the RF $CP_o$ is set to a higher gain, and fastlock timeout counter starts counting. Once the timeout counter finishes counting, the PLL returns to its normal operation (the Icpo gain is forced to 100 $\mu$ A irrespective of RF\_Icpo bits). When bit FSTM2 and/or FSTM1 is set LOW, pins RF\_Sw2 and/or RF\_Sw1 can be toggled HIGH or LOW to drive other devices. RF\_Sw2 and/or RF\_Sw1 can also be set LOW to switch in different damping resistors to change the loop filter performance. FSTSW bits control the output states of the RF\_Sw2 and RF\_Sw1 pins. | RF_R[12] FSTM1 | RF_R[10] FSTSW1 | RF_Sw1 Output Function | | | | | | | |--------------------|----------------------------|----------------------------------------------------------------------|--|--|--|--|--|--| | 0 | 0 | RF_Sw1 pin reflects RF_SwBit "0" logic state | | | | | | | | 0 | 1 | RF_Sw1 pin reflects RF_SwBit "1" logic state | | | | | | | | 1 | X | RF_Sw1 pin LOW while T.O. counter is active | | | | | | | | | | | | | | | | | | RF_R[13] FSTM2 | RF_R[11] FSTSW2 | RF_Sw2 Output Function | | | | | | | | RF_R[13] FSTM2 | <b>RF_R[11] FSTSW2</b> 0 | RF_Sw2 Output Function RF_Sw2 pin reflects RF_SwBit "0" logic state | | | | | | | | RF_R[13] FSTM2 0 0 | <b>RF_R[11] FSTSW2</b> 0 1 | | | | | | | | ### 2.5.4 FRAC\_CAL (RF\_R[9]-[5]) These five bits allow the users to optimize the fractional circuitry, therefore reducing the fractional reference spurs. The MSB bit, RF\_R[9], activates the other four calibration bits RF\_R[8]-[5]. These four bits can be adjusted to improve fractional spur. Improvements can be made by selecting the bits to be one greater or less than the denominator value. For example, in the 1/16 fractional mode, these four bits can be programmed to 15 or 17. In normal operation, these bits should be set to zero. # 2.5.5 RF\_lcpo (RF\_R[4]-[3]) These two bits set the charge pump gain of the RF PLL. The user is able to set the charge pump gain during the acquisition phase of the fastlock mode to 4X, 7X or 9X. | Charge Pump<br>Gain | RF_R[4] | RF_R[3] | |---------------------|---------|---------| | 100 μΑ | 0 | 0 | | 400 μΑ | 0 | 1 | | 700 µA | 1 | 0 | | 900 µA | 1 | 1 | # 2.5.6 RF\_PD\_POL (RF\_R[2]) This bit sets the polarity of the RF phase detector. It is set to one when RF VCO characteristics are positive. When RF VCO frequency decreases with increasing control voltage, RF\_PD\_POL should be set to zero. # 2.5.7 RF\_RST (RF\_R[1]) This bit will reset the RF R and N counters when it is set to one. For normal operation, RF\_RST should be set to zero. # 2.5.8 V2X (RF\_R[0]) V2X when set high enables the voltage doubler for the RF charge pump supply. # 2.6 RF\_N REGISTER If the ADDRESS [2:0] field is set to 100, data is transferred from the 32-bit shift register into the RF\_N register when LE signal goes high. The RF N register set the RF PLL's 23-bit fractional N counter and various programmable bits. The fractional N counter consists of 15 bits integer portion and 8 bits fractional portion. The integer portion consists of a 2-bit swallow counter (A word), a 2-bit programmable counter (B word) and a 11-bit programmable counter (C word). The fractional portion consists of a 4-bit numerator and a 4-bit denominator. | | nt Bit | 0 | ield | 0 | | |---|-----------------------------|------------------------------------------|---------------|--------------|--------| | | gnifica | 1 | Address Field | 0 | | | | Least Significant Bit | 2 | Adc | - | | | | Le | 3 | | 0] | RF_N0 | | | | 4 | | Test [2:0] | RF_N1 | | | | 2 | | Ĕ | RF_N2 | | | | 9 | | RF_PWDN | RF_N3 | | | | 7 | | ьсг | RF_N4 | | | | 8 | | Epbs | RF_N5 | | | | 6 | | _ | RF_N6 | | | | 10 | | FRAC_D [3:0] | RF_N7 | | | | 11 | | FRAC_ | RF_N8 | | | | 12 | | | RF_N9 | | | Z | 13 | | _ | RF_N10 | | | NOI | 14 | | FRAC_N [3:0] | RF_N11 | | | OCAT | 15 | | FRAC_ | RF_N12 | | | SHIFT REGISTER BIT LOCATION | 16 | pı | | RF_N13 | | | | 17 | Data Field | | RF_N14 | | | | 18 | D | | RF_N15 | | | | 22 21 20 19 18 17 16 15 14 13 12 11 10 9 | | | RF_N16 | | | | 20 | | | RF_N17 | | | | 21 | | | RF_N18 | | | | 22 | | | RF_N19 | | | | 23 | | [14:0] | RF_N20 | | | | 24 | | CNTR | RF_N21 | | | | 25 | | A.<br>N. | RF_N22 | | | | 26 | | | RF_N23 | | | | 72 | | | RF_N24 | | | Most Significant Bit | 28 | | | RF_N25 | | - | | 29 | | | RF_N26 | | | | 30 | | | RF_N27 | | | Most | 31 | | | RF_N28 | | | | | | N | RF | # 2.6.1 RF\_N\_CNTR (RF\_N[28]-[14]) The RF N counter value is determined by three counter values that work in conjunction with four prescalers. This quadruple modulus prescaler architecture allows lower minimum continuous divide ratios than are possible with a dual modulus prescaler architecture. For the determination of the A, B, and C counter values, the fundamental relationships are shown below. N = PC + 4B + A $C \ge max \{A,B\} + 2$ The A, B, and C values can be determined as follows: C = N div P B = (N - CP) div 4 $A = (N - CP) \mod 4$ ## N REGISTER FOR THE CELLULAR (8/9/12/13) PRESCALER OPERATING IN FRACTIONAL MODE | Divide | | RF_N_CNTR [14:0] | | | | | | | | | | | | | | |--------|---|-------------------------------------------------------------------------------|---|---|---|--------|---|---|---|---|---|----|------|--------|---| | Ratio | | | | | | C Word | I | | | | | ви | /ord | A Word | | | 1-23 | | Divide Ratios Less than 24 are impossible since it is required that $C \ge 3$ | | | | | | | | | | | | | | | 24-39 | | Some of these N values are Legal Divide Ratios, some are not | | | | | | | | | | | | | | | 40 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 41 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | 0 | | | | | 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | # N REGISTER FOR THE PCS (16/17/20/21) PRESCALER OPERATING IN FRACTIONAL MODE | Divide | | RF_N_CNTR [14:0] | | | | | | | | | | | | | | |--------|---|-------------------------------------------------------------------------------|---|---|---|--------|---|---|---|---|---|----|------|--------|---| | Ratio | | | | | | C Word | ı | | | | | ви | /ord | A Word | | | 1-47 | | Divide Ratios Less than 48 are impossible since it is required that $C \ge 3$ | | | | | | | | | | | | | | | 48-79 | | Some of these N values are Legal Divide Ratios, some are not | | | | | | | | | | | | | | | 80 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 81 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | 0 | | | | | 32767 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # 2.6.2 FRAC\_N (RF\_N[13]-[10]) These four bits, the fractional accumulator modulus numerator, set the fractional numerator values in the fraction. | Modulus Numerator | | FRAC_N [3:0] | | | | | | | | | | | | |-------------------|---|--------------|---|---|--|--|--|--|--|--|--|--|--| | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | 2 | 0 | 0 | 1 | 0 | | | | | | | | | | | • | • | • | • | • | | | | | | | | | | | 14 | 1 | 1 | 1 | 0 | | | | | | | | | | | 15 | 1 | 1 | 1 | 1 | | | | | | | | | | ## 2.6.3 FRAC\_D (RF\_N[9]-[6]) These four bits, the fractional accumulator modulus denominator, set the fractional denominator from 1/2 to 1/16 resolution. | Modulus Denominator | FRAC_D [3:0] | | | | | | | | | | | | |---------------------|--------------|---|---|---|--|--|--|--|--|--|--|--| | 1-8 | Not Allowed | | | | | | | | | | | | | 9 | 1 | 0 | 0 | 1 | | | | | | | | | | 10-14 | • | • | • | • | | | | | | | | | | 15 | 1 | 1 | 1 | 1 | | | | | | | | | | 16 | 0 | 0 | 0 | 0 | | | | | | | | | ## MODULUS NUMERATOR (FRAC\_N) AND DENOMINATOR (FRAC\_D) PROGRAMMING | Fractional | | | | | | Fr | actional | Denomi | nator, (F | FRAC_E | )) | | | | | | |---------------|------|---------|----------|----------|-----------|-----------|-----------|----------|-----------|---------|----------|----------|-------|-------|-------|-------| | Numerator | | | | | | | | RF_N[9 | ]-[6] | | | | | | | | | (FRAC_N) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | RF_N[13]-[10] | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | 0000 | | 0=0000 | | • | • | | Function | s like an | integer-N | PLL as | fraction | al comp | onent is | set to ( | ). | | | | | 1=0001 | | *(8/16) | *(5/15) | *(4/16) | *(3/15) | *(2/12) | *(2/14) | *(2/16) | 1/9 | 1/10 | 1/11 | 1/12 | 1/13 | 1/14 | 1/15 | 1/16 | | 2=0010 | | ; | *(10/15) | *(8/16) | *(6/15) | *(4/12) | *(4/14) | *(4/16) | 2/9 | 2/10 | 2/11 | 2/12 | 2/13 | 2/14 | 2/15 | 2/16 | | 3=0011 | | | : | *(12/16) | *(9/15) | *(6/12) | *(6/14) | *(6/16) | 3/9 | 3/10 | 3/11 | 3/12 | 3/13 | 3/14 | 3/15 | 3/16 | | 4=0100 | | | | * | *(12/15) | *(8/12) | *(8/14) | *(8/16) | 4/9 | 4/10 | 4/11 | 4/12 | 4/13 | 4/14 | 4/15 | 4/16 | | 5=0101 | | | | | | *(10/12) | *(10/14) | *(10/16) | 5/9 | 5/10 | 5/11 | 5/12 | 5/13 | 5/14 | 5/15 | 5/16 | | 6=0110 | | | | | | | *(12/14) | *(12/16) | 6/9 | 6/10 | 6/11 | 6/12 | 6/13 | 6/14 | 6/15 | 6/16 | | 7=0111 | | | | | | | : | *(14/16) | 7/9 | 7/10 | 7/11 | 7/12 | 7/13 | 7/14 | 7/15 | 7/16 | | 8=1000 | | FRAC | _D value | es betwe | en 1 to 8 | 3 are not | allowed. | | 8/9 | 8/10 | 8/11 | 8/12 | 8/13 | 8/14 | 8/15 | 8/16 | | 9=1001 | | | | | | | | | | 9/10 | 9/11 | 9/12 | 9/13 | 9/14 | 9/15 | 9/16 | | 10=1010 | | | | | | | | | | | 10/11 | 10/12 | 10/13 | 10/14 | 10/15 | 10/16 | | 11=1011 | | | | | | | | | | | | 11/12 | 11/13 | 11/14 | 11/15 | 11/16 | | 12=1100 | | | | | | | | | | | | | 12/13 | 12/14 | 12/15 | 12/16 | | 13=1101 | | | | | | | | | | | | | | 13/14 | 13/15 | 13/16 | | 14=1110 | | | | | | | | | | | | | | | 14/15 | 14/16 | | 15=1111 | | | | | | | | | | | | | | | | 15/16 | Remark: The \*(FRAC\_N / FRAC\_D) denotes that the fraction number can be represented by (FRAC\_N / FRAC\_D) as indicated in the parenthesis. For example, 1/2 can be represented by 8/16. # 2.6.4 FBPS (RF\_N[5]) This bit when set to one will bypass the delay line calculation used in the fractional circuitry. This will improve the phase noise while sacrificing performance on reference spurs. When the bit is set to zero, the delay line circuit is in effect to reduce reference spur. # 2.6.5 PCS (RF\_N[4]) This bit will determine whether the RF PLL should operate in PCS frequency range or cellular frequency range. When the bit is set to one, the RF PLL will operate in the PCS mode and when it is set to zero, the cellular mode. ## 2.6.6 RF\_PWDN (RF\_N[3]) This bit will asynchronously powerdown the RF PLL when set to one. For normal operation, it should be set to zero. # 2.6.7 Test (RF\_N[2]-[0]) These bits are the internal factory testing only. They should be set to zero for normal operation. ## **SERIAL DATA INPUT TIMING** Notes: Parenthesis data indicates programmable reference divider data. Data shifted into register on clock rising edge. Data is shifted in MSB first. **Test Conditions:** The Serial Data Input Timing is tested using a symmetrical waveform around $V_{CC}/2$ . The test waveform has an edge rate of 0.6 V/ns with amplitudes of 1.84V @ $V_{CC}$ = 2.3V and 4.4V @ $V_{CC}$ = 5.5V. # Physical Dimensions inches (millimeters) unless otherwise noted RECOMMENDED LAND PATTERN 1:1 RATIO WITH PACKAGE SOLDER PADS DIMENSIONS ARE IN MILLIMETERS SLB24A (Rev C) LMX3305 Package Drawing Order Number LMX3305SLBX NS Package Number SLB24A ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 87 90 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Email: nsj.crc@jksmtp.nsc.com Fax: 81-3-5639-7507