May 1995 ### LMC6681 Single/LMC6682 Dual/LMC6684 Quad Low Voltage, Rail-To-Rail Input and Output CMOS **Amplifier with Powerdown** ### **General Description** The LMC6681/2/4 is a high performance operational amplifier which can operate over a wide range of supply voltages, with guaranteed specifications at 1.8V, 2.2V, 3V, 5V, and The LMC6681/2/4 provides an input common-mode voltage range that exceeds both supplies. The rail-to-rail output swing of the amplifier assures maximum dynamic signal range. This rail-to-rail performance of the amplifier, combined with its high open-loop voltage gain makes it unique among CMOS rail-to-rail amplifiers. The LMC6681/2/4 is an excellent choice for circuits where the common-mode voltage range is a concern. The LMC6681/2/4 has a powerdown mode which can be controlled externally. In this powerdown mode, the supply current decreases from 700 µA per amplifier to less than 1 $\mu\text{A}$ per amplifier. The LMC6684 has two powerdown options. Each of the powerdown pins disables two amplifiers. The LMC6681/2/4 has been designed specifically to improve system performance in low voltage applications. The amplifier's 80 fA input current, 0.5 mV offset voltage, and 82 dB CMRR maintain accuracy in battery-powered systems. ### **Features** (Typical unless otherwise noted) - Guaranteed Specs at 1.8V, 2.2V, 3V, 5V, 10V - Rail-to-Rail Input Common-Mode Voltage Range - Rail-to-Rail Output Swing (within 10 mV of supply rail, @ $V_S=3V$ and $R_L=10~k\Omega$ ) - Powerdown Mode $I_{S \text{ OFF}} \leq 1.5 \mu\text{A/Amplifier}$ (Guaranteed at $V_S = 1.8V$ , 2.2V, 3V, and 5V) - Ultra Low Input Current 80 fA - High Voltage Gain (V<sub>S</sub> = 3V, R<sub>L</sub> = 10 kΩ): 120 dB - Unity Gain Bandwidth 1.2 MHz ### **Applications** - Battery Operated Circuits - Sensor Amplifiers - Portable Communication Devices - Medical Instrumentation - Battery Monitoring Circuits - Level Detectors, Sample-and-Hold Circuits ### **Connection Diagrams** ### **Ordering Information** | Package | Temperature Range | NSC | Transport | |----------------------|----------------------------|---------|---------------| | | Industrial, -40°C to +85°C | Drawing | Media | | 8-Pin Molded DIP | LMC6681AIN, LMC6681BIN | N08E | Rails | | 8-Pin Small Outline | LMC6681AIM, LMC6681BIM | M08A | Rails | | | LMC6681AIMX, LMC6681B1MX | M08A | Tape and Reel | | 14-Pin Molded DIP | LMC6682AIN, LMC6682BIN | N14A | Rails | | 14-Pin Small Outline | LMC6682AIM, LMC6682BIM | M14A | Rails | | | LMC6682AIMX, LMC6682BIMX | M14A | Tape and Reel | | 16-Pin Molded DIP | LMC6684AIN, LMC6684BIN | N16A | Rails | | 16-Pin Small Outline | LMC6684AIM, LMC6684BIM | M16A | Rails | | | LMC6684AIMX, LMC6684BIMX | M16A | Tape and Reel | ### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. | ESD Tolerance (Note 2) | 2 kV | |--------------------------------------|-------------------------------| | Differential Input Voltage | ±Supply Voltage | | Voltage at Input/Output Pin | $(V^{+})$ +0.3V, $(V-)$ -0.3V | | Supply Voltage (V <sup>+</sup> – V–) | 12V | | Current at Input Pin (Note 11) | ±5 mA | | Current at Output Pin (Note 3) | ±30 mA | | Current at Power Supply Pin | 35 mA | Storage Temperature Range $-65^{\circ}\text{C}$ to +150 $^{\circ}\text{C}$ Junction Temperature (Note 4) $150^{\circ}\text{C}$ ### **Operating Ratings** (Note 1) | Supply Voltage | $1.8V \le V_{S} \le 10V$ | |--------------------------------------|-----------------------------------------------------------------------| | Junction Temperature Range | | | LMC6681AI, LMC6681BI | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +85^{\circ}\text{C}$ | | LMC6682AI, LMC6682BI | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +85^{\circ}\text{C}$ | | LMC6684AI, LMC6684BI | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +85^{\circ}\text{C}$ | | Thermal Resistance ( $\theta_{JA}$ ) | | | N Package, 8-pin Molded DIP | 108°C/W | | M Package, 8-pin Surface Mount | 172°C/W | | N Package, 14-pin Molded DIP | 88°C/W | | M Dookogo 14 nin Curtosa Maunt | 126°C \\\\ | # M Package, 8-pin Surface Mount N Package, 14-pin Molded DIP M Package, 14-pin Surface Mount N Package, 14-pin Surface Mount N Package, 16-pin Molded DIP M Package, 16-pin Surface Mount 114°C/W ### **3V DC Electrical Characteristics** Lead Temp. (soldering, 10 sec.) Unless otherwise specified, all limits guaranteed for $T_J$ = 25°C, V<sup>+</sup> = 3.0V, V<sup>-</sup> = 0V, $V_{CM}$ = $V_O$ = V<sup>+</sup>/2, $V_{PD}$ = 0.6V and $R_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). 260°C | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |-------------------|---------------------------------------|---------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|-----------| | Vos | Input Offset Voltage | | 0.5 | 1 | 3 | mV | | | | | | 2.5 | 4.5 | max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | 1.5 | | | μV/°C | | I <sub>B</sub> | Input Current | (Note 12) | 0.08 | 20 | 20 | pA max | | los | Input Offset Current | (Note 12) | 0.04 | 10 | 10 | pA max | | R <sub>IN</sub> | Input Resistance | | >1 | | | Tera Ω | | C <sub>IN</sub> | Input Capacitance | | 3 | | | pF | | CMRR | Common Mode<br>Rejection Ratio | (Note 13) | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | PSRR | Power Supply | ±1.5V ≤ V <sub>S</sub> ≤ ±2.5V | 82 | 70 | 65 | dB | | | Rejection Ratio | $V_O = V^+/2 = V_{CM}$ | | 65 | 62 | min | | $V_{CM}$ | Input Common Mode | CMRR > 50 dB | 3.23 | 3.18 | 3.18 | V | | | Voltage Range | | | 3.00 | 3.00 | min | | | | | -0.3 | -0.18<br><b>0.00</b> | -0.18<br><b>0.00</b> | V<br>max | | A <sub>V</sub> | Large Signal | R <sub>L</sub> = 600Ω (Notes 7, 12) | 70 | 10 | 10 | V/mV | | | Voltage Gain | R <sub>L</sub> = 10 kΩ (Notes 7, 12) | 1000 | 12 | 12 | V/mV | | Vo | Output Swing | $R_{L} = 600\Omega \text{ to V}^{+}/2$ | 2.87 | 2.70 | 2.70 | V | | | | | | 2.58 | 2.58 | min | | | | | 0.15 | 0.3 | 0.3 | V | | | | | | 0.42 | 0.42 | max | | | | $R_L = 2 k\Omega \text{ to V}^+/2$ | 2.95 | 2.85 | 2.85 | V | | | | | | 2.79 | 2.79 | min | | | | | 0.05 | 0.15 | 0.15 | V | | | | | | 0.21 | 0.21 | max | | | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | 2.99 | 2.94 | 2.94 | V | | | | | | 2.91 | 2.91 | min | | | | | 0.01 | 0.04 | 0.04 | V | | | | | | 0.05 | 0.05 | max | ### 3V DC Electrical Characteristics (Continued) Unless otherwise specified, all limits guaranteed for $T_J$ = 25°C, $V^+$ = 3.0V, $V_-$ = 0V, $V_{CM}$ = $V_O$ = $V^+/2$ , $V_{PD}$ = 0.6V and $R_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit | Units | |--------------------|------------------|-------------------------------|-----------------|----------------------------------------------|----------------------------------------------|-------| | | | | | (Note 6) | (Note 6) | | | I <sub>sc</sub> | Output Short | Sourcing, V <sub>O</sub> = 0V | 20 | 9.0 | 9.0 | mA | | | Circuit Current | | | 6.7 | 6.7 | min | | | | Sinking, V <sub>O</sub> = 3V | 12 | 6.0 | 6.0 | mA | | | | | | 4.5 | 4.5 | min | | I <sub>s on</sub> | Supply Current | Single, LMC6681 | 0.7 | 1.13 | 1.13 | mA | | | when Powered ON | V <sub>CM</sub> = 1.5V | | 1.36 | 1.36 | max | | | | Dual, LMC6682 | 1.4 | 2.26 | 2.26 | mA | | | | V <sub>CM</sub> = 1.5V | | 2.75 | 2.75 | max | | | | Quad, LMC6684 | 2.8 | 4.52 | 4.52 | mA | | | | V <sub>CM</sub> = 1.5V | | 5.42 | 5.42 | max | | I <sub>S OFF</sub> | Supply Current | Single, LMC6681 | 0.5 | 1.5 | 1.5 | μA | | | when Powered OFF | V <sub>PD</sub> = 2.3V | | 2.1 | 2.1 | max | | | | Dual, LMC6682 | 0.5 | 1.5 | 1.5 | μA | | | | V <sub>PD</sub> = 2.3V | | 2.1 | 2.1 | max | | | | Quad, LMC6684 | 1.0 | 3.0. | 3.0 | μA | | | | V <sub>PD</sub> = 2.3V | | 4.2 | 4.2 | max | ### 1.8V and 2.2V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for T $_J$ = 25°C, V+ = 1.8V and 2.2V, V $_-$ = 0V, V $_{CM}$ = V $_O$ = V $_+$ 2, V $_{PD}$ = 0.4V (@ 2.2V), V $_{PD}$ = 0.3V (@ 1.8V) and R $_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |--------------------|---------------------------------------|------------------------------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|--------| | Vos | Input Offset Voltage | V <sup>+</sup> = 1.8V, V <sub>CM</sub> = 1.5V | 0.5 | 3 | 10 | mV max | | | | $V^{+} = 2.2V, V_{CM} = 1.5V$ | 0.5 | 2 | 6 | mV | | | | | | 3.8 | 7.8 | max | | TCV <sub>os</sub> | Input Offset Voltage<br>Average Drift | V <sup>+</sup> = 2.2V | 1.5 | | | μV/°C | | I <sub>B</sub> | Input Current | V <sup>+</sup> = 2.2V (Note 12) | 0.08 | 20 | 20 | pA max | | Ios | Input Offset Current | V <sup>+</sup> = 2.2V (Note 12) | 0.04 | 10 | 10 | pA max | | CMRR | Common Mode | V+ = 2.2V (Note 13) | 82 | 60 | 60 | dB min | | | Rejection Ratio | V <sup>+</sup> = 1.8V (Note 13) | 82 | 50 | 50 | dB min | | PSRR | Power Supply | $\pm 1.1 \text{V} \leq \text{V}_{\text{S}} \leq \pm 5 \text{V},$ | 82 | 70 | 65 | dB | | | Rejection Ratio | $V_{O} = V^{+}/2 = V_{CM}$ | | 65 | 62 | min | | V <sub>CM</sub> | Input Common Mode | V+ = 2.2V | 2.38 | 2.2 | 2.2 | V min | | | Voltage Range | CMRR > 40 dB | -0.15 | 0.0 | 0.0 | V max | | | | V <sup>+</sup> = 1.8V | 1.98 | 1.8 | 1.8 | V min | | | | CMRR > 40 dB | -0.10 | 0.0 | 0.0 | V max | | Vo | Output Swing | V+ = 2.2V | 2.15 | 2.0 | 2.0 | V | | | | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 1.88 | 1.88 | min | | | | | 0.05 | 0.2 | 0.2 | V | | | | | | 0.32 | 0.32 | max | | | | V+ = 1.8V | 1.75 | 1.6 | 1.6 | V | | | | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 1.44 | 1.44 | min | | | | | 0.05 | 0.2 | 0.2 | V | | | | | | 0.32 | 0.32 | max | | I <sub>S ON</sub> | Supply Current | Single, LMC6681 | 0.7 | 1.1 | 1.1 | mA | | | when Powered ON | V <sub>CM</sub> = 1.5V | | 1.32 | 1.32 | max | | | | Dual, LMC6682 | 1.4 | 2.2 | 2.2 | mA | | | | V <sub>CM</sub> = 1.5V | | 2.7 | 2.7 | max | | | | Quad, LMC6684 | 2.8 | 4.4 | 4.4 | mA | | | | V <sub>CM</sub> = 1.5V | | 5.3 | 5.3 | max | | I <sub>S OFF</sub> | Supply Current | Single, LMC6681 | 0.5 | 1.5 | 1.5 | μA | | | when Powered OFF | V <sub>PD</sub> = 1.5V | | 2.7 | 2.7 | max | | | | Dual, LMC6682 | 0.5 | 1.5 | 1.5 | μΑ | | | | V <sub>PD</sub> = 1.5V | | 2.7 | 2.7 | max | | | | Quad, LMC6684 | 1.0 | 3.0 | 3.0 | μA | | | | V <sub>PD</sub> = 1.5V | | 5.4 | 5.4 | max | ### **5V DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J$ = 25°C, $V^+$ = 5.0V, $V_-$ = 0V, $V_{CM}$ = $V_O$ = $V^+/2$ , $V_{PD}$ = 0.9V and $R_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | | | | | LMC6681AI | LMC6681BI | | |--------------------|------------------------|-----------------------------------------------------------------|-----------------|-----------|-----------|--------| | | | | Typ | LMC6682AI | LMC6682BI | | | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6684AI | LMC6684BI | Units | | | | | | Limit | Limit | | | | | | | (Note 6) | (Note 6) | ., | | $V_{OS}$ | Input Offset Voltage | V <sub>CM</sub> = 1.5V | 0.5 | 1 | 3 | mV | | | | | | 2.5 | 4.5 | max | | TCVos | Input Offset Voltage | | 1.5 | | | μV/°C | | | Average Drift | | | | | | | I <sub>B</sub> | Input Current | (Note 12) | 0.08 | 20 | 20 | pA max | | los | Input Offset Current | (Note 12) | 0.04 | 10 | 10 | pA max | | R <sub>IN</sub> | Input Resistance | | >1 | | | Tera Ω | | C <sub>IN</sub> | Input Capacitance | | 3 | | | pF | | CMRR | Common Mode | (Note 13) | 82 | 70 | 65 | dB | | | Rejection Ratio | | | 65 | 62 | min | | PSRR | Power Supply Rejection | $\pm 1.5 \text{V} \le \text{V}_{\text{S}} \le \pm 2.5 \text{V}$ | 82 | 70 | 65 | dB | | | Ratio | $V_{O} = V^{+}/2 = V_{CM}$ | | 65 | 62 | min | | $V_{CM}$ | Input Common Mode | CMRR > 50 dB | 5.3 | 5.18 | 5.18 | V | | | Voltage Range | | | 5.00 | 5.00 | min | | | | | -0.3 | -0.18 | -0.18 | V | | | | | | 0.00 | 0.00 | max | | Vo | Output Swing | $R_L = 2 k\Omega \text{ to V}^+/2$ | 4.9 | 4.85 | 4.85 | V | | | | | | 4.58 | 4.58 | min | | | | | 0.05 | 0.2 | 0.2 | V | | | | | | 0.28 | 0.28 | max | | I <sub>s on</sub> | Supply Current | Single, LMC6681 | 0.8 | 1.24 | 1.24 | mA | | | when Powered ON | V <sub>CM</sub> = 1.5V | | 1.49 | 1.49 | max | | | | Dual, LMC6682 | 1.5 | 2.48 | 2.48 | mA | | | | V <sub>CM</sub> = 1.5V | | 3.00 | 3.00 | max | | | | Quad, LMC6684 | 3.0 | 4.96 | 4.96 | mA | | | | V <sub>CM</sub> = 1.5V | | 6.00 | 6.00 | max | | I <sub>S OFF</sub> | Supply Current | Single, LMC6681 | 0.5 | 1.5 | 1.5 | μA | | 2 0 | when Powered OFF | V <sub>PD</sub> = 4.3V | | 2.1 | 2.1 | max | | | | Dual, LMC6682 | 0.5 | 1.5 | 1.5 | μA | | | | V <sub>PD</sub> = 4.3V | | 2.1 | 2.1 | max | | | | Quad, LMC6684 | 1.0 | 3.0 | 3.0 | μA | | | | V <sub>PD</sub> = 4.3V | | 4.2 | 4.2 | max | ### **10V DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J$ = 25°C, $V^+$ = 10.0V, $V_-$ = 0V, $V_{CM}$ = $V_O$ = $V^+/2$ , $V_{PD}$ = 1.2V and $R_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Condition | s | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |--------------------|------------------------------------|-------------------------------------|----------|-----------------|----------------------------------------------------------|----------------------------------------------------------|--------| | Vos | Input Offset Voltage | V <sub>CM</sub> = 1.5V | | 0.5 | 1.5 | 3.5 | mV | | | | | | | 3.0 | 5.0 | max | | TCV <sub>OS</sub> | Input Offset Voltage Average Drift | | | 1.5 | | | μV/°C | | I <sub>B</sub> | Input Current | (Note 12) | | 0.08 | 20 | 20 | pA max | | Ios | Input Offset Current | (Note 12) | | 0.04 | 10 | 10 | pA max | | R <sub>IN</sub> | Input Resistance | | | >1 | | | Tera Ω | | C <sub>IN</sub> | Input Capacitance | | | 3 | | | pF | | CMRR | Common Mode | (Note 13) | | 82 | 65 | 65 | dB | | I | Rejection Ratio | | | | 62 | 62 | min | | PSRR | Positive Power Supply | ±1.1V ≤ V <sub>S</sub> ≤ ±5V | | 82 | 70 | 65 | dB | | I | Rejection Ratio | V <sub>O</sub> = V <sup>+</sup> /2 | | | 65 | 62 | min | | V <sub>CM</sub> | Input Common Mode | CMRR > 50 dB | | 10.30 | 10.18 | 10.18 | V | | - | Voltage Range | | | | 10.00 | 10.00 | min | | ļ | | | | -0.30 | -0.18 | -0.18 | V | | ļ | | | | | 0.00 | 0.00 | max | | Vo | Output Swing | $R_L = 2 k\Omega \text{ to V}^+/2$ | | 9.93 | 9.7 | 9.7 | V | | | | | | | 9.58 | 9.58 | min | | I | | | | 0.08 | 0.3 | 0.3 | V | | I | | | | | 0.42 | 0.42 | max | | A <sub>V</sub> | Large Signal | $R_L = 2 k\Omega \text{ to } V^+/2$ | Sourcing | 89 | 25 | 25 | V/mV | | I | Voltage Gain | (Note 12) | Sinking | 224 | 25 | 25 | V/mV | | I <sub>sc</sub> | Output Short Circuit | Sourcing, V <sub>O</sub> = 0V | | 65 | 30 | 30 | mA | | İ | Current | (Note 14) | | | 22 | 22 | min | | I | | Sinking, V <sub>O</sub> = 10V | | 70 | 30 | 30 | mA | | ļ | | (Note 14) | | | 22 | 22 | min | | I <sub>s on</sub> | Supply Current | Single, LMC6681 | | 0.9 | 1.50 | 1.50 | mA | | İ | when Powered ON | V <sub>CM</sub> = 1.5V | | | 1.8 | 1.8 | max | | I | | Dual, LMC6682 | | 1.6 | 3.00 | 3.00 | mA | | ļ | | V <sub>CM</sub> = 1.5V | | | 3.6 | 3.6 | max | | I | | Quad, LMC6684 | | 3.2 | 6.00 | 6.00 | mA | | ļ | | V <sub>CM</sub> = 1.5V | | | 7.2 | 7.2 | max | | I <sub>S OFF</sub> | Supply Current | Single, LMC6681 | | 0.5 | 5 | 5 | μA | | 1 | when Powered OFF | V <sub>PD</sub> = 9.3V | | | 7 | 7 | max | | I | | Dual, LMC6682 | | 0.5 | 5 | 5 | μA | | ļ | | V <sub>PD</sub> = 9.3V | | | 7 | 7 | max | | I | | Quad, LMC6684 | | 1.0 | 10 | 10 | μA | | ļ | | V <sub>PD</sub> = 9.3V | | | 14 | 14 | max | ### **Powerdown DC Threshold Characteristics** **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | LMC6681AI, LMC6681BI<br>LMC6682AI, LMC6682BI<br>LMC6684AI, LMC6684BI | | | Units | |---------------------|-----------------------------------------------|----------------------|----------------------------------------------------------------------|-----|------|-------| | | | | Min | Тур | Max | | | V <sub>PD, IL</sub> | Powerdown Voltage Input Low (Device | V+ = 2.2V | | | 0.4 | V | | | Powered ON; Amplifier meets all | V- = 0V | | | 0.25 | | | | specs in the datasheet tables) | V+ = 3V | | | 0.6 | V | | | | V- = 0V | | | 0.45 | | | | | V+ = 5V | | | 0.9 | V | | | | V- = 0V | | | 0.75 | | | | | V <sup>+</sup> = 10V | | | 1.2 | V | | | | V- = 0V | | | 1.05 | | | V <sub>PD, IH</sub> | Powerdown Voltage Input High (Device | V+ = 2.2V | 1.5 | | | V | | | Powered OFF; Refer to DC Electrical | V- = 0V | 1.65 | | | | | | Characteristics for I <sub>S OFF</sub> specs) | V+ = 3V | 2.3 | | | V | | | | V- = 0V | 2.45 | | | | | | | V+ = 5V | 4.3 | | | V | | | | V- = 0V | 4.45 | | | | | | | V+ = 10V | 9.3 | | | V | | | | V- = 0V | 9.45 | | | | ### **AC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J$ = 25°C, $V^+$ = 3V, $V_-$ = 0V, $V_{CM}$ = $V_O$ = V<sup>+</sup>/2, $V_{PD}$ = 0.6V and $R_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|------------------------| | t <sub>ON</sub> | Time Delay for | (Note 15) | 50 | 200 | 200 | μs | | t <sub>OFF</sub> | Device to Power ON Time Delay for Device to Power OFF | (Note 15) | 0.5 | 2 | 2 | μs | | SR | Slew Rate | (Note 8) | 1.2 | 0.7<br><b>0.55</b> | 0.7<br><b>0.55</b> | V/µs | | | | V <sup>+</sup> = 10V, (Note 10) | 1.2 | 0.7<br><b>0.55</b> | 0.7<br><b>0.55</b> | min | | GBW | Gain-Bandwidth Product | | 1.2 | | | MHz | | $\phi_{m}$ | Phase Margin | | 50 | | | Deg | | G <sub>m</sub> | Gain Margin | | 12 | | | dB | | | Amp-to-Amp Isolation | V+ = 10V (Note 9) | 130 | | | dB | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz<br>$V_{CM} = 0.5 \text{V}$ | 32 | | | $\frac{nV}{\sqrt{Hz}}$ | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | 0.5 | | | $\frac{fA}{\sqrt{Hz}}$ | | T.H.D. | Total Harmonic Distortion | $f = 1 \text{ kHz}, A_V = +1$<br>$R_L = 10 \text{ k}\Omega, V_O = 2 \text{ V}_{PP}$ | 0.01 | | | % | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the electrical characteristics. Note 2: Human body model, 1.5 k $\Omega$ in series with 100 pF. Note 3: Applies to both single-supply and split-supply operation. Continous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output current in excess of ±30 mA over long term may adversely affect reliability. Note 4: The maximum power dissipation is a function of $T_{J \text{ (max)}}$ , $\theta_{JA}$ , and $T_{A}$ . The maximum allowable power dissipation at any ambient temperature is $P_{D} = (T_{J(\text{max})} - T_{A})/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. Note 5: Typical Values represent the most likely parametric norm. Note 6: All limits are guaranteed by testing or statistical analysis. Note 7: $V^+$ = 3V, $V_{CM}$ = 0.5V. For sourcing and sinking, 0.5V $\leq$ $V_{O}$ $\leq$ 2.5V. Note 8: V<sup>+</sup> = 3V. Connected as Voltage Follower with 2V step input, and the output is measured from 15%–85%. Number specified is the slower of the positive or negative slew rates. Note 9: Input referred, V<sup>+</sup> = 10V, and R<sub>1</sub> = 100 kΩ connected to 5V. Each amp excited in turn with 1 kHz to produce V<sub>O</sub> = 2 V<sub>PP</sub>. Note 10: V<sup>+</sup> = 10V. Connected as voltage follower with 8V step Input, and output is measured from 15%-85%. Number specified is the slower of the positive or negative slew rates. Note 11: Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings. Note 12: Guaranteed limits are dictated by tester limitations and not device performance. Actual performance is reflected in the typical value. Note 13: CMRR<sup>+</sup> and CMRR<sup>-</sup> are tested, and the number indicated is the lower of the two values. For CMRR<sup>+</sup>, $V^{+}/2 \le V_{CM} \le V^{+}$ for 1.8V, 2.2V, 3V, 5V, and 10V. For CMRR<sup>-</sup>, $0 \le V_{CM} \le V^{+}/2$ for 3V, 5V and 10V. For 1.8V and 2.2V, 0.25 $\le V_{CM} \le V^{+} = 0.3$ . Note 14: $V^+$ = 10V, $V_{CM}$ = 0.5V. For Sourcing tests, $1V \le V_O \le 5V$ . For Sinking tests, $5V \le V_O \le 9V$ . Note 15: The propagation delays are measured using an input waveform of f = 5 Hz, and magnitude of 2.4V. Refer to Section 6.3 and Figures 14, 15 for a detailed explanation. Note 16: The V<sub>PD</sub> (threshold low and threshold high) limits are guaranteed at room temperature and at temperature extremes. Room temperature limits are production tested. Limits at temperature extremes are guaranteed via correlation using temperature regression analysis methods. Refer to Section 6.2 for an overview of the threshold voltages. ### Typical Performance Characteristics V<sub>S</sub>+ = 3V, Single Supply, T<sub>A</sub> = 25°C unless otherwise specified ### Supply Current per Amplifier vs Supply Voltage ### Sourcing Current vs Output Voltage # Sinking Current vs Output Voltage ## Input Voltage Noise vs Common-Mode Voltage ### $\Delta \text{V}_{\text{OS}}$ vs $\text{V}_{\text{CM}}$ $\Delta \text{V}_{\text{OS}}$ vs $\text{V}_{\text{CM}}$ ### Frequency Response vs Temperature ### Frequency Response # Input Voltage Noise vs Frequency ### **Typical Performance Characteristics** $V_S$ + = 3V, Single Supply, $T_A$ = 25°C unless otherwise specified (Continued) ### CMRR vs Frequency ### Positive PSRR vs Frequency ### Negative PSRR vs Frequency #### Crosstalk Rejection vs Frequency ### Slew Rate vs Supply Voltage # Non-Inverting Large Signal Pulse Response ### **Inverting Large** Signal Pulse Response Time (1 μs/div) DS012042-55 ### Non-Inverting Small Signal Pulse Response Time (1 μs/div) DS012042-56 # Inverting Small Signal Pulse Response Time (1 $\mu$ s/div) DS012042-57 # **Typical Performance Characteristics** $V_S$ + = 3V, Single Supply, $T_A$ = 25°C unless otherwise specified (Continued) ### Stability vs Capacitive Load Stability vs Capacitive Load ### Stability vs Capacitive Load # $t_{ON}$ Delay till Active-On after $t_{PD\ OFF}$ in Powerdown Mode, $V_S$ = 3V ### **Application Information** # 1.0 Input Common-Mode Voltage Range The LMC6681/2/4 has a rail-to-rail input common-mode voltage range. Figure 1 shows an input voltage exceeding both supplies with no resulting phase inversion on the output. FIGURE 1. An Input Signal Exceeds the LMC6681/2/4 Power Supply Voltages with No Output Phase Inversion The absolute maximum input voltage at V $^+$ = 3V is 300 mV beyond either supply rail at room temperature. Voltages greatly exceeding this absolute maximum rating, as in *Figure 2*, can cause excessive current to flow in or out of the input pins, possibly affecting reliability. The input current can be externally limited to $\pm 5$ mA, with an input resistor, as shown in *Figure 3*. FIGURE 2. A ±7.5V Input Signal Greatly Exceeds the 3V Supply in Figure 3, Causing No Phase Inversion Due to R<sub>1</sub> FIGURE 3. Input Current Protection for Voltages Exceeding the Supply Voltage ### 2.0 Rail-to-Rail Output The approximated output resistance of the LMC6681/2/4 is $50\Omega$ sourcing, and $50\Omega$ sinking at $V_S=3V.$ The maximum output swing can be estimated as a function of load using the calculated output resistance. ### 3.0 Low Voltage Operation The LMC6682 operates at supply voltages of 2.2V and 1.8V. These voltages represent the End of Discharge voltages of several popular batteries. The amplifier can operate from 1 Lead-Acid or Lithium Ion battery, or 2NiMH, NiCd, or Carbon-Zinc batteries. Nominal and End of Discharge of Voltage of several batteries are listed below. | Battery Type | Nominal Voltage | End of Discharge | |--------------|-----------------|------------------| | | | Voltage | | NiMH | 1.2V | 1V | | NiCd | 1.2V | 1V | | Lead-Acid | 2V | 1.8V | | Silver Oxide | 1.6V | 1.3V | | Carbon-Zinc | 1.5V | 1.1V | | Lithium | 2.6V-3.6V | 1.7V-2.4V | At $V_S=2.2V$ , the LMC6681/2/4 has a rail-to-rail input common-mode voltage range. Figure 4 shows an input voltage extending to both supplies and the resulting output. FIGURE 4. The Input Common-Mode Voltage Range Extends to Both Supplies at $V_S = 2.2V$ The amplifier is operational at $\rm V_S=1.8V$ , with guaranteed input common-mode voltage range, output swing, and CMRR specs. Figure 5 shows the response of the LMC6681/2/4 at $\rm V_S=1.8V$ . FIGURE 5. Response of the LMC6681/2/4 at $V_S = 1.8V$ ### 3.0 Low Voltage Operation (Continued) Figure 6 shows an input voltage exceeding both supplies with no resulting phase inversion on the output. FIGURE 6. An Input Voltage Signal Exceeds LMC6681/2/4 Power Supply Voltages of V<sub>S</sub> = 1.8V with No Output Phase Inversion ### 4.0 Capacitive Load Tolerance The LMC6681/2/4 can typically drive a 100 pF load with $V_S = 10V$ at unity gain without oscillating. The unity gain follower is the most sensitive configuration to capacitive load. Direct capacitive loading reduces the phase margin of op-amps. The combination of the op-amp's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. Capacitive load compensation can be accomplished using resistive isolation as shown in *Figure 7*. If there is a resistive component of the load in parallel to the capacitive component, the isolation resistor and the resistive load create a voltage divider at the output. This introduces a DC error at the output. FIGURE 7. Resistive Isolation of a 350 pF Capacitive Load Figure 8 displays the pulse response of the LMC6681 circuit in Figure 7. FIGURE 8. Pulse Response of the LMC6681 Circuit in Figure 7 Another circuit, shown in *Figure 9*, is also used to indirectly drive capacitive loads. This circuit is an improvement to the circuit shown *Figure 7* because it provides DC accuracy as well as AC stability. R1 and C1 serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifiers inverting input, thereby preserving phase margin in the overall feedback loop. The values of R1 and C1 should be experimentally determined by the system designer for the desired pulse response. Increased capacitive drive is possible by increasing the value of the capacitor in the feedback loop. FIGURE 9. The LMC6682 Compensated to Ensure DC Accuracy and AC Stability ### 4.0 Capacitive Load Tolerance (Continued) The pulse response of the circuit shown in Figure 9 is shown in Figure 10. FIGURE 10. Pulse Response of the LMC6682 Circuit Shown in Figure 9 ### **Application Hints** ### 5.0 Printed-Circuit-Board Layout for High-Impedance Work It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low input current of the LMC6681/2/4, typically less than 80 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6681/2/4's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs, as in Figure 11. To have a significant effect, guard rings should be placed in both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of $10^{12}\Omega_{\rm c}$ , which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of the input. This would cause a 60 times degradation from the LMC6681/2/4's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of $10^{11}\Omega_{\rm c}$ would cause only $0.05~\mathrm{pA}$ of leakage current. See Figure 12 for typical connections of guard rings for standard op-amp configurations. FIGURE 11. Example of Guard Ring in PC Board Layout # 5.0 Printed-Circuit-Board Layout for High-Impedance Work (Continued) Non-Inverting Amplifier Follower FIGURE 12. Typical Connections of Guard Rings DS012042-20 The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See *Figure* 13 (Input pins are lifted out of PC board and soldered directly to components. All other pins are connected to PC board.) FIGURE 13. Air Wiring ### 6.0 Powerdown #### 6.1 PINOUT FOR THE LMC6681/LMC6682/LMC6684 For the LMC6681/2/4, the input, output, and power pins are the same as those used in the standard configuration. One of the other pins, pin 5 in the case of the LMC6681, is used to enable the powerdown mode. The connection diagrams for the LMC6681/2/4 are on the front page of the datasheet. The LMC6684 has 2 powerdown options. Each of the powerdown pins disables two amplifiers. If both the powerdown pins are pulled high, all four amplifiers will be disabled. Referring to the connection diagrams on the front page of the datasheet, Pin 5 disables amplifiers B and C and Pin 13 disables amplifiers A and D. #### **6.2 EXPLANATION OF DATASHEET PARAMETERS** The LMC6681/2/4 is ON (meets all the datasheet specs) when the voltage applied to the powerdown pin, $V_{PD}$ is a logic low. The device is OFF when $V_{PD}$ is a logic high. These logic levels are indicated in the test conditions in the datasheet tables. Summarizing these numbers: | Supply | Logic High [V] | | Logic | Low [V] | |---------|-----------------------|------------------------|-----------------------|------------------------| | Voltage | at room | over temp | at room | over temp | | 2.2V | V <sub>PD</sub> ≥ 1.5 | V <sub>PD</sub> ≥ 1.65 | $V_{PD} \le 0.4$ | V <sub>PD</sub> ≤ 0.25 | | 3V | V <sub>PD</sub> ≥ 2.3 | V <sub>PD</sub> ≥ 2.45 | $V_{PD} \le 0.6$ | V <sub>PD</sub> ≤ 0.45 | | 5V | V <sub>PD</sub> ≥ 4.3 | V <sub>PD</sub> ≥ 4.45 | $V_{PD} \le 0.9$ | V <sub>PD</sub> ≤ 0.75 | | 10V | V <sub>PD</sub> ≥ 9.3 | V <sub>PD</sub> ≥ 9.45 | V <sub>PD</sub> ≤ 1.2 | V <sub>PD</sub> ≤ 1.05 | In applications where the powerdown pin is not connected externally, it is pulled to a logic low internally through a current source. The $t_{\rm ON}$ and $t_{\rm OFF}$ specs will essentially be the same for a $V_{\rm PD}$ in the specified range. This means that the LMC6681/2/4 will typically be fully operational 50 $\mu s$ after a logic low has been applied to the powerdown pin. Please note that the frequency of $V_{\rm PD}$ in the test circuit below is $5~{\rm Hz}$ ### 6.0 Powerdown (Continued) #### 6.3 TEST CIRCUIT TO MEASURE ton AND toff The circuit used to measure the $t_{ON}$ , and $t_{OFF}$ during the powerdown operation is a voltage follower with a load of 2 k $\Omega$ as shown in *Figure 14*. When the input to the powerdown pin is low, the LMC6681/2/4 is on. Since the amplifier is connected in the voltage follower configuation, the output of the circuit is -1V. When the powerdown pin is pulled high, the amplifier shuts down, and draws less than 1 $\mu A/Amplifier.$ In this powerdown mode, the output pin has high impedance, and the output of the circuit is pulled to 0V. $t_{\text{ON}}$ is specified as the time between the 50% points of the trailing edges of the input waveform at the powerdown pin, and the waveform at the output pin. Similarly, the $t_{\text{OFF}}$ is specified as the time between the 50% points of the leading edges of the input waveform at the powerdown pin, and the waveform at the output pin. FIGURE 14. Test Circuit for $t_{\mbox{\scriptsize ON}}$ and $t_{\mbox{\scriptsize OFF}}$ Measurements (b) ton Measurement ### FIGURE 15. ### 6.4 $t_{\mbox{\scriptsize ON}}$ and $t_{\mbox{\scriptsize OFF}}$ The $t_{ON}$ (time delay for device to power on) the $t_{OFF}$ (time delay for device to power off) specs are guaranteed at a supply voltage of 3V. The $t_{ON}$ and $t_{OFF}$ spec are independent of the $V_{PD}$ applied in the specified range. Refer to the Powerdown DC Threshold Characteristics table for the values for a logic low and a logic high. The guaranteed spec for $t_{ON}$ is 200 $\mu s$ . This does not mean that the signal to the $V_{PD}$ pin can be as high as 5 kHz (1/200 $\mu s$ ). Note that the $V_{PD}$ frequency for the $t_{ON}$ and $t_{OFF}$ measurements is 5 Hz. The LMC6681/2/4 is ideal for DC type applications where the powerdown pin is controlled by low frequency signals. When the LMC6681/2/4 is powered off, internal bias currents are shutoff. There is a inherent latency in the circuit, and the device has to power off for a certain period of time for the $t_{\rm ON}$ spec to apply. Refer to the figure below. $t_{\rm PD\ OFF}$ refers to the time interval for which the device is in the powerdown mode. Consider the case when the device has been powered off for 5 ms, and then the powerdown pin is pulled to a logic low. From Figure 16, at room temperature, the device powers on after 500 $\mu s$ . t<sub>PDOFF</sub> [Time In Powerdown Mode] (sec) FIGURE 16. t<sub>ON</sub> Delay Till Active-On after t<sub>PDOFF</sub> in Powerdown Mode, V<sub>S</sub> = 3V # 7.0 Compensating for Input Capacitance It is quite common to use large values of feedback resistance with amplifiers that have ultra-low input current, like the LMC6681/2/4. Large feedback resistors can react with small values of input capacitance due to transducers, photodiodes, and circuits board parasitics to reduce phase margins. FIGURE 17. Canceling the Effect of Input Capacitance The effect of input capacitance can be compensated for by adding a feedback capacitor. The feedback capacitor (as in *Figure 17*), $C_F$ , is first estimated by: $$\frac{1}{2\pi R_1 C_{IN}} \ge \frac{1}{2\pi R_2 C_F}$$ or $$R_1C_{IN} \leq R_2C_F$$ which typically provides significant overcompensation. Printed circuit board stray capacitance may be larger or smaller than that of a breadboard, so the actual optimum value for $C_F$ may be different. The values of $C_F$ should be checked on the actual circuit. (Refer to the LMC660 quad CMOS amplifier data sheet for a more detailed discussion.) ### 8.0 Spice Macromodel A Spice Macromodel is available for the LMC6681/2/4. The model includes a simulation of: - Input common-mode voltage range - · Frequency and transient response - GBW dependence on loading conditions - Quiescent and dynamic supply current - · Output swing dependence on loading conditions and many more characteristics as listed on the macromodel disk. Contact the National Semiconductor Customer Response Center at 1-800-272-9959 to obtain an operational amplifier spice macromodel library disk. ### **Applications** ### **Transducer Interface Circuits** #### A. PIEZOELECTRIC TRANSDUCERS FIGURE 18. Transducer Interface Application The LMC6681 can be used for processing of transducer signals as shown in the circuit below. The two 11 $M\Omega$ resistors provide a path for the DC currents to ground. Since the resistors are bootstrapped to the output, the AC input resistance of the LMC6681 is much higher. FIGURE 19. LMC6681 Used for Signal Processing An input current of 80 fA and a CMRR of 82 dB causes an insignificant error offset voltage at the output. The rail-to-rail performance of the amplifier also provides the maximum dynamic range for the transducer signals. #### **B. PHOTODIODE AMPLIFIERS** FIGURE 20. Photodiode Amplifier Photocells can be used in light measuring instruments. An error offset voltage is produced at the output due to the input current and the offset voltage of the amplifier. The LMC6682, which can be operated off a single battery is an excellent choice for this application with its 80 fA input current and 0.5 mV offset voltage. ### Low Voltage Peak Detector FIGURE 21. Low Voltage Peak Detector The accuracy of the peak detector is dependent on the leakage currents of the diodes and the capacitors, and the non-idealities of the amplifier. The parameters of the amplifier which can limit the performance of this circuit are (a) Finite slew rate, (b) Input current, and (c) Maximum output current of the amplifier. The input current of the amplifier causes a slow discharge of the capacitor. This phenomenon is called "drooping". The LMC6682 has a typical input current of 80 fA. This would cause the capacitor to droop at a rate of dV/dt = $l_{\rm B}/C$ = 80 fA/100 pF = 0.8 mV/s. Accuracy in the amplitude measurement is also maintained by an offset voltage of 0.5 mV, and an open-loop gain of 120 dB. ### **Oscillators** FIGURE 22. 1 Hz Square — Wave Oscillator For single supply 5V operation, the output of the circuit will swing from 0V to 5V. The voltage divider set up $R_2,\,R_3$ and $R_4$ will cause the non-inverting input of the LMC6681/2/4 to move from 1.67V ( $^{1\!/_{\!\!3}}$ of 5V) to 3.33V ( $^{2\!/_{\!\!3}}$ of 5V). This voltage behaves as the threshold voltage. $\rm R_1$ and $\rm C_1$ determine the time constant for the circuit. The frequency of oscillation, $\rm f_{OSC}$ is $$\left(\frac{1}{2\Delta t}\right)$$ where $\Delta t$ is the time the amplifier input takes to move from 1.67V to 3.33V. The calculations are shown below. $$1.67 = 5 \left( 1 - e^{-\frac{t_1}{\tau}} \right)$$ where $\tau$ = RC = 0.68 seconds $\rightarrow$ t<sub>1</sub> = 0.27 seconds. $$3.33 = 5\left(1 - e^{-\frac{t_2}{\tau}}\right)$$ $\rightarrow$ t<sub>2</sub> = 0.74 seconds Then, $$f_{OSC} = \left(\frac{1}{2\Delta t}\right)$$ $$= \frac{1}{3(0.74 - 0.37)}$$ ### LMC6681/2/4 as a Comparator FIGURE 23. Comparator with Hysteresis Figure 23 shows the application of the LMC6681/2/4 as a comparator. The hysteresis is determined by the ratio of the two resistors. Since the supply current of the LMC6681/2/4 is less than 1 mA, it can be used as a low power comparator, in applications where the quiescent current is an important parameter. At $V_S=3V$ , typical propagation delays would be on the order of $t_{\rm PHL}=6~\mu \rm s$ , and $t_{\rm PLH}=5~\mu \rm s$ . ### **Filters** FIGURE 24. Wide-Band Band-Pass Filter The filter shown in Figure 24 is used to process "voice-band" signals. The bandpass filter has a gain of 40 dB. The two corner frequencies, $\rm f_1$ and $\rm f_2$ are calculated as $$f_1 = \frac{1}{2\pi R_1 C_1} = \frac{1}{2\pi (10 \text{ k}\Omega) (79 \text{ nF})} = 200 \text{ Hz}$$ ### Filters (Continued) The LMC6681/2/4, with its rail-to-rail input common-mode voltage range and high gain (120 dB typical, $R_L=10~\mathrm{k}\Omega)$ is extremely well suited for such filter applications. The rail-to-rail input range allows for large input signals to be processed without distortion. The high gain means that the circuit can provide filtering and gain in one stage, instead of the typical two stage filter. This implies a reduction in cost, and savings of space and power. This is an illustration of the conceptual use of the LMC6681/2/4. The selectivity of the filter can be improved by increasing the order (number of poles) of the design. ### Sample-and-Hold Circuits FIGURE 25. Sample-and-Hold Application When the "Switch" is closed during the Sample Interval, $C_{HOLD}$ charges up to the value of the input signal when the "Switch" is open, $C_{HOLD}$ retains this value as it is buffered by the high input impedance of the LMC6681. Errors in the "hold" voltage are caused by the input current of the amplifier, the leakage current of the CD4066, and the leakage current of the capacitor. While an input current of 80 fA minimizes the accumulation rate for error in this circuit, the LMC6681's CMRR of 82 dB allows excellent accuracy throughout the amplifier's rail-to-rail dynamic capture range. ### **Battery Monitoring Circuit** FIGURE 26. Circuit Used to Sense Charging FIGURE 27. Circuit Used to Sense Discharging The LMC6681/2/4 has been optimized for performance at 3V, and also has guaranteed specs at 1.8V and 2.2V. In portable applications, the $R_{\rm LOAD}$ represents the laptop/notebook, or any other computer which the battery is powering. A desired output voltage can be achieved by manipulating the ratios of the feedback resistors. During the charging cycle, the current flows out of the battery as shown. While during discharge, the current is in the reverse direction. Since the current can range from a few milliamperes to amperes, the amplifier will have to sense a signal below ground during the discharge cycle. At 3V, the LMC6681/2/4 can accept a signal up to 300 mV below ground. The common-mode voltage range of the LMC6681/2/4, which extends beyond both rails, is thus a very useful feature in this application A typical offset voltage of 0.5 mV, and CMRR of 82 dB maintain accuracy in the circuit output, while the rail-to-rail output performance allows for a maximum signal range. ### Physical Dimensions inches (millimeters) unless otherwise noted 8-Pin Small Outline Package Order Number LMC6681AIM or LMC6681BIM NS Package Number M08A 14-Pin Small Outline Package Order Number LMC6682AIM or LMC6682BIM NS Package Number M14A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Pin Small Outline Package Order Number LMC6684AIM or LMC6684BIM NS Package Number M16A 8-Pin Molded Dual-In-Line Package Order Number LMC6681AIN or LMC6681BIN NS Package Number N08E ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) $\frac{0.014 - 0.023}{(0.356 - 0.584)}$ TYP 14-Pin Molded Dual-In-Line Package Order Number LMC6682AIN or LMC6682BIN NS Package Number N14A $\frac{0.100 \pm 0.010}{(2.540 \pm 0.254)}$ TYP 0.325 <sup>+0.040</sup> -0.015 $(8.255 + 1.016 \\ -0.381)$ N14A (REV F) $\frac{0.050 \pm 0.010}{(1.270 - 0.254)} \text{ TYP}$ 16-Pin Molded Dual-In-Line Package Order Number LMC6684AIN or LMC6684BIN NS Package Number N16A ### **Notes** #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507