### LM1229 # I<sup>2</sup>C Compatible CMOS TV RGB and Deflection Processor ### **General Description** The LM1229 pre-amp is an integrated CMOS CRT RGB preamp plus horizontal and vertical deflection processing with an I<sup>2</sup>C compatible interface for controlling all the parameters necessary to directly adjust the gain, contrast and brightness and geometry of the CRT display. In the RGB section, the CRT bias is controlled by the three DAC outputs which are matched to the LM248x integrated bias clamp ICs. The brightness control operates on the video channels rather than the bias channels and is designed to maintain the CRT color temperature through the full range of adjustment. The On Screen Display inputs accept either digital or analog input levels. Black level clamping of the video signal is carried out directly on the AC coupled input signal into the high impedance preamplifier input, thus eliminating the need for additional clamp capacitors. Blanking inputs are provided which can accept both horizontal and vertical flyback inputs for composite blanking of the video. A vertical blanking output pulse is provided which can drive a G1 blanking amplifier such as the one in National's LM2485 clamp IC. The LM1229 RGB outputs are compatible with National's high gain drivers (http://www.national.com). The Deflection section uses a 12.0 MHz resonator and with it the horizontal processor is capable of locking to seven different television signal formats, 15.734, 28.1, 31.468, 33.7, 37.9, 45.0, and 48.08 kHz by configuring two external tri-state pins. The resonator frequency can be scaled up or down by as much as 5% to accommodate custom scan frequencies, however all scan modes will be scaled up or down by the same percentage. Additional inputs are provided for H and V synchronization, X-Ray protection, V scan protection, and H and V EHT compensation. Deflection output signals are provided for horizontal drive, variable amplitude vertical ramp, vertical ramp reference voltage, variable amplitude dynamic focus, and E-W correction with DC level adjustment for size. A status register is also provided for the system microcontroller to read and check for failure conditions. The IC is packaged in an industry standard 64 lead LQFP molded plastic package. #### **Features** - Fully bus controllable via an I<sup>2</sup>C compatible interface. - Contrast control for simultaneously adjusting the RGB output peak to peak levels. - Gain controls for aligning the CRT color temperature. - Color tracking brightness control for maintaining color temperature throughout the full range of adjustment. - Black level clamping to ensure output level stability. The polarity of the logic pulse input is register selectable. - Digital or analog RGB OSD inputs, with adjustable transparency available in the digital mode and clamping in the analog mode for black level stability. - Choice of four levels of OSD amplitude. - Window highlight using the OSD Transparency feature. - ABL input for reducing the video contrast when the CRT beam current exceeds the predetermined threshold set by an external resistor. - Horizontal and/or vertical blanking directly from deflection signals. The blanking can be disabled, if desired. - Matched to National's driver and clamp IC families (http://www.national.com). - Black level output adjustable from 0.5V to 1.4V for compatibility with NSC CRT driver IC's with or without PNP transistor buffers. - Three DAC outputs for setting CRT cathode bias, which can be set to full or half scale like the LM1267 series of preamplifiers. - Spot killer which blanks the video outputs when V<sub>CC</sub> falls below the specified threshold. - RGB Power Saving Mode with 35% power reduction. - Support for seven different TV signal formats. - RGB blanking for scan loss protection. - I<sup>2</sup>C control over horizontal and vertical position and size, pincushion, pin balance, trapezoidal, parallelogram, top and bottom corner corrections, vertical S and C correction, and dynamic focus amplitude. - Programmable duration 5V vertical blanking output pulse. - Uses a low cost resonator. - Status register indicating vertical scan loss, X-Ray, horizontal flyback and horizontal lock status. - Blanks the RGB outputs whenever the loss of vertical scan is detected. - Independent control over horizontal and vertical sync input polarities. ## **Applications** Television deflection and RGB video processing with National's CRT drivers. ## LM1229 Package and Pinout 20118701 Non-Exposed DAP — Order Number LM1229VEC Non-Exposed DAP — NS Package Number VEC64A Exposed DAP — Order Number LM1229YA Exposed DAP — NS Package Number VXE64A FIGURE 1. ### **Absolute Maximum Ratings (Notes 1,** 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage $V_{CC}$ , Pins 12, 27, 30, 49, 56, 61, 63 6.0V Peak Video DC Output Source Current (Any One Amp) Pins 57, 58 or 59 1.0 mA Voltage at Any Input Pin (V<sub>IN</sub>) $~V_{CC}$ –0.5V $\leq V_{IN} \leq V_{CC} + 0.5V$ Video Inputs (pk-pk) $0V \le V_{\text{IN}} \le 1.2V$ Power Dissipation (PD) (Above 25°C Derate Based on $\theta_{JA}$ and $T_{J}$ ) 1.8W Thermal Resistance LM1229VEC ( $\theta_{JA}$ ) 35 °C/W Thermal Resistance LM1229YA ( $\theta_{JA}$ ) DAP not soldered 41 °C/W Thermal Resistance LM1229YA $(\theta_{\text{JA}})$ DAP soldered 27 °C/W Junction Temperature (T<sub>.1</sub>) 150°C ESD Susceptibility (Note 4) 3.5 kV ESD Machine Model (Note 13) 350V Storage Temperature —65°C to +150°C Lead Temperature (Soldering, 10 sec.) 265°C ### **Operating Ratings** (Note 3) Temperature Range 0°C to +70°C Supply Voltage $V_{CC}$ 4.75 $V \le V_{CC} \le 5.25V$ Video Inputs (peak-peak) 0 $V \le V_{IN} \le 1.0V$ ### **Video Signal Electrical Characteristics** Unless otherwise noted: $T_A = 25^{\circ}C$ , $V_{CC} = +5.0V$ , $V_{IN} = 0.70~V_{P-P}$ , $V_{ABL} = V_{CC}$ , $C_L = 10~pF$ , Video Outputs = 2.4 $V_{P-P}$ . See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol | ymbol Parameter Conditions | | Min | Тур | Max | Units | |--------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------|------|-------|-----|-------| | I <sub>S</sub> | Supply current | No output loading. See (Note 8). | | 260 | 330 | mA | | I <sub>S-PS</sub> | Supply current, power save mode. | No output loading. See (Note 8). | | 100 | 125 | mA | | V <sub>OB TYP</sub> | Active video black level output. | No input signal, DC offset = 0x3. | | 1.25 | | V | | V <sub>OB MIN</sub> | Active video minimum black level output. | No input signal, DC offset = 0xF(min). | | 0.5 | | V | | V <sub>OB MAX</sub> | Active video maximum black level output. | No input signal, DC offset = 0x0(max). | | 1.45 | | V | | V <sub>OB STEP</sub> | Active video black level step size. | No input signal. Varying DC offset. | | 65 | | mV | | V <sub>OB MIN BRITE</sub> | Active video minimum black level output. | No input signal, DC offset = 0x3,<br>gain = 0x7F, brightness.= 0xFF(min). | | 0.8 | | V | | V <sub>OB MAX BRITE</sub> | Active video maximum black level output. | No input signal, DC offset = 0x3, gain = 0x7F, brightness.= 0x00(max). | | 1.65 | | V | | V <sub>OBB STEP</sub> | Active video brightness step size. | No input signal, DC offset = 0x3, varying brightness. | 6.3 | | | mV | | V <sub>O MAX</sub> | Maximum video output. | Video in = 0.70 $V_{P-P}$ , contrast = 0x7F,<br>brightness = 0x0, DC offset = 0x3 | 4.75 | | | V | | LE | Linearity error. | Staircase input signal. See (Note 9). | | 5 | | % | | t <sub>R</sub> | Video rise time. | (Note 5), 10% to 90%, AC input signal. | | 8 | | ns | | OS <sub>R</sub> | Rising edge overshoot. | (Note 5), AC input signal. | | 2 | | % | | t <sub>F</sub> | Video fall time. | (Note 5), 90% to 10%, AC input signal. | | 8 | | ns | | OS <sub>F</sub> | Falling edge overshoot. | (Note 5), AC input signal. | | 2 | | % | | BW | Channel bandwidth (-3 dB) | (Note 5), AC input signal. | | 70 | | MHz | | SEP <sub>10 kHz</sub> | Video amplifier 10 kHz isolation. | (Note 14). | | 70 | | dB | | SEP <sub>10 MHz</sub> | Video amplifier 10 MHz isolation. | (Note 14). | | 50 | | dB | | A <sub>V MAX</sub> | Maximum voltage gain. | Video in = 0.70 $V_{P-P}$ , Maximum contrast and gain, $V_{ABL} = 5.0V$ . | | 4.35 | | V/V | | A <sub>V 50% CONT</sub> | Contrast attenuation @ 50%. | Maximum gain, V <sub>ABL</sub> = 5.0V. | | -5.15 | | dB | | A <sub>V MIN</sub> /<br>A <sub>V MAX</sub> | Maximum contrast attenuation. | Maximum gain, V <sub>ABL</sub> = 5.0V. | | -20.5 | | dB | | A <sub>V 50% GAIN</sub> | Gain attenuation @ 50%. | Maximum contrast, V <sub>ABL</sub> = 5.0V. | | -4.15 | | dB | $\begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{lll} \begin{tabular}{llll} \begin{tabular}{llll} \begin{tabular}{lll} \begin{tabular}{llll} \begin{tabular}{llll} \begin{tabular}{llll} \begin{tabular}{llll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{lllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{lllllll} \begin{tabular}{llllll} \begin{tabular}{lllll} \begin{tabular}{llllll} \begin{tabular}{llllll} \begin{tabular}{lllllll} \begin{tabular}{llllll} \begin{tabular}{lllllll} \begi$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | A <sub>V MIN GAIN</sub> /<br>A <sub>V MAX GAIN</sub> | Maximum gain attenuation. | Maximum contrast, V <sub>ABL</sub> = 5.0V. | | -12 | | dB | | A <sub>V MATCH</sub> | Maximum gain match between channels. | Maximum contrast, V <sub>ABL</sub> = 5.0V. | | ±0.6 | | dB | | A <sub>V TRACK</sub> | Gain tracking channel to channel. | AC input signal. See (Note 11). | | ±0.6 | | dB | | V <sub>ABL HIGH</sub> | ABL control range upper limit. | (Note 12), AC input signal. | | 4.5 | | V | | V <sub>ABL LOW</sub> | ABL control range lower limit. | (Note 12), AC input signal. | | 2.5 | | V | | A <sub>V 2.5</sub> /A <sub>V MAX</sub> | ABL Gain Reduction at V <sub>ABL</sub> = 2.5V. | (Note 12), AC input signal. | | -5.8 | | dB | | I <sub>ABL ACTIVE</sub> | ABL input bias current during ABL. | (Note 12), AC input signal. V <sub>ABL</sub> = 2.5V | | | 10 | μА | | I <sub>ABL MAX</sub> | ABL input current sink capability. | (Note 12), AC input signal. | | 1.0 | | mA | | A <sub>V ABL TRACK</sub> | ABL channel to channel gain tracking error. | Input signal = $0.7 \text{ V}_{\text{P-P}}$ , ABL voltage set to $4.5 \text{V}$ and $3.0 \text{V}$ . | | 0 | 7.5 | % | | R <sub>IP</sub> | Minimum input resistance (pins 45, 46, 47) | | | 20 | | ΜΩ | ### **OSD Electrical Characteristics** Unless otherwise noted: $T_A = 25^{\circ}C$ , $V_{CC} = +5.0V$ . See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|------|-----|-------| | DIGITAL MODE | | | | | | • | | $V_{LOW}$ | Maximum low input voltage, (OSD and Enable). | Enable: video inputs selected OSD: OSD black displayed | | | 1.0 | V | | V <sub>HIGH</sub> | Minimum high input voltage, (OSD and Enable). | Enable: OSD inputs selected OSD: OSD colors displayed | 3.0 | | | V | | V <sub>OSD-11</sub> | OSD output amplitude. | OSD Enable = 1, OSD Contrast = 11. | | 2.65 | | V | | V <sub>OSD-10</sub> | OSD output amplitude. | OSD Enable = 1, OSD Contrast = 10. | | 2.35 | | V | | V <sub>OSD-01</sub> | OSD output amplitude. | OSD Enable = 1, OSD Contrast = 01. | | 2.15 | | V | | V <sub>OSD-00</sub> | OSD output amplitude. | OSD Enable = 1, OSD Contrast = 00. | | 1.75 | | V | | V <sub>OSD-AUX</sub> | OSD output amplitude (AUX). | OSD Enable = 1, OSD[5] = 1 | | 3.0 | | V | | $\Delta V_{ m OSD~BLACK}$ | Difference between OSD and video black levels. | Same channel, contrast and gain = 0x60 | -85 | | 100 | mV | | $\Delta V_{ m OSD}$ white | Output Match between channels. | OSD Contrast = 11, maximum difference between R, G and B | | 3 | | % | | V <sub>OSD TRACK</sub> | Output Variation between channels. | OSD contrast varied from max to min | | 3 | | % | | HT <sub>MAX</sub> | OSD background video maximum level. | OSD[3] = 1, OSD TRANS = 0x7F.<br>See (Note 18). | | 100 | | % | | HT <sub>MIN</sub> | OSD background video minimum level. | OSD[3] = 1, OSD TRANS = 0x00.<br>See (Note 18). | | 10 | | % | | ANALOG MODE | | | | | | _ | | A <sub>V ANALOG</sub> OSD | Analog gain from pins 41, 42, 43 to the video outputs, with input level 0.7 V <sub>PP</sub> . | OSD Enable = 1, Gains at maximum. | | 3.75 | | V/V | ### **OSD Electrical Characteristics** (Continued) Unless otherwise noted: $T_A = 25$ °C, $V_{CC} = +5.0$ V. See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|--------------------------------------|----------------------|-----|------|-----|-------| | BOTH MODES | | | | | | | | I <sub>LOW</sub> | Low input current (OSD and Enable). | V <sub>IN</sub> = 0V | | -3.0 | | μA | | I <sub>HIGH</sub> | High input current (OSD and Enable). | V <sub>IN</sub> = 5V | | .001 | | μA | | SEP <sub>10 kHz</sub> | Crosstalk from video @ 10 kHz. | See (Note 17). | | -70 | | dB | | SEP <sub>10 MHz</sub> | Crosstalk from video @ 10 MHz. | See (Note 17). | | -50 | | dB | ### **DAC Output Electrical Characteristics** Unless otherwise noted: $T_A = 25$ °C, $V_{CC} = +5.0V$ , $V_{IN} = 0.7V$ , $V_{ABL} = V_{CC}$ , $C_L = 10$ pF, Video Outputs = 2.4 $V_{P-P}$ . See (Note 7) for Min and Max parameters and (Note 6) for Typicals. DAC parameters apply to all 3 DACs. | Symbol Parameter | | Conditions | Min | Тур | Max | Units | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------|-----|------|-------| | V <sub>DAC MIN</sub> | Minimum DAC output voltage | Register Value = 0x00 | | 0.5 | | V | | V <sub>DAC MAX MODE 0</sub> | Maximum DAC output voltage (full scale) | Register Value = 0xFF,<br>GLOBAL[5] = 0. | | 4.2 | | V | | V <sub>DAC MAX MODE 1</sub> | Maximum DAC output voltage (half scale) | Register Value = 0xFF,<br>GLOBAL[5] = 1. | 2.1 | | V | | | $\Delta V_{DAC\ TEMP}$ | DAC output voltage variation with temperature | 0°C < T < 70°C ambient | ent 0.5 | | | mV/°C | | $\Delta V_{DAC\ VCC}$ | DAC output voltage variation with $V_{CC}$ $V_{CC} \le 5.25V$ , $V_{CC} \le 5.25V$ , DAC register set to mid-range $V_{CC} = 0.000$ | | | 50 | | mV | | Linearity | Linearity of DAC over its range | | | 5 | | % | | Monotonicity | Monotonicity of the DAC excluding dead zones | | -0.5 | | +0.5 | LSB | | I <sub>MAX</sub> | Maximum DAC output load current | | | | 1.0 | mA | ## **Deflection Signal Characteristics** Unless otherwise noted: $T_A = 25$ °C, $V_{CC} = +5.0V$ , $V_{IN} = 0.7V$ , $V_{ABL} = V_{CC}$ , $C_L = 10$ pF, See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------------|-------------------------------------------------|--------------------------------------------------------|-----|------|-----|-----------------| | f <sub>XTL</sub> | Ceramic resonator input frequency | | | 12 | | MHz | | V <sub>HFB</sub> | Switching threshold for detecting | | | 2.4 | | V | | | horizontal flyback on pin 18. | | | 2.4 | | v | | t <sub>FW</sub> | Flyback Width | | 1 | | | μs | | V <sub>VFB-DC</sub> | DC bias point of VFB input | | | 1.25 | | V | | $V_{VFB-SW}$ | Switching threshold for detection | | | 1.75 | | V | | V <sub>X-RAY</sub> | X-Ray Threshold Voltage | Above $V_{X-RAY}$ the HDRIVE output is disabled (high) | | 2.5 | 3.2 | V | | V <sub>CCforXRAYRESET</sub> | X-Ray Reset | V <sub>CC</sub> required to reset X-Ray | | 4 | | V | | $\Delta f_{FR}$ | Free-run frequency tolerance | (ceramic resonator tolerance) | | | ±1 | % | | f <sub>CR</sub> | PLL capture range | | | ±6 | | % | | t <sub>HDPHASE</sub> | Horizontal phase control range | All scan frequencies | | ±25 | | %T <sub>H</sub> | | t <sub>PARCOR</sub> | Maximum parallelogram correction | Measured at 31 kHz | | ±1 | | μs | | t <sub>BOWCOR</sub> | Maximum pin balance (bow) correction | Measured at 31 kHz | | ±0.5 | | μs | | H <sub>EHT</sub> | HEHT phase shift left (R <sub>EHT</sub> = 20k) | HEHT[3:0] = 0011b and $V_{20} = 1.5V$ | | -2.7 | | %T <sub>H</sub> | | H <sub>EHT+</sub> | HEHT phase shift right (R <sub>EHT</sub> = 20k) | HEHT[3:0] = 0111b and $V_{20} = 3.5V$ | | 2.8 | | %T <sub>H</sub> | | V <sub>HDOL</sub> | HDRIVE Max low level output | I <sub>OL</sub> = 10 mA | | 0.7 | | V | **Deflection Signal Characteristics** (Continued) Unless otherwise noted: $T_A = 25^{\circ}C$ , $V_{CC} = +5.0V$ , $V_{IN} = 0.7V$ , $V_{ABL} = V_{CC}$ , $C_L = 10$ pF, See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|--------|------|-------| | I <sub>HDO</sub> | HDRIVE Max sink current | | | | 10 | mA | | V <sub>HDOH</sub> | HDRIVE Max high level output voltage | | | 5 | | V | | δ | HDRIVE Duty cycle | During normal use | | 50 | | % | | t <sub>ON</sub> | Delay to 50% duty cycle | | | 60 | | lines | | t <sub>JITTER</sub> | Jitter (Note 19) | Measured at 31 kHz scan frequency | | 1.8 | | ns | | f <sub>VMIN</sub> | Minimum vertical lock frequency | | | | 50 | Hz | | f <sub>VMAX</sub> | Maximum vertical lock frequency | | 120 | | | Hz | | f <sub>VFR</sub> | Vertical free run frequency | | | 30 | | Hz | | V <sub>MAXRAMPOUT</sub> | Maximum ramp amplitude | VSIZE[7:0] = 0xFF | 1.7 | 2.2 | | V | | V <sub>VMINRAMPOUT</sub> | Minimum ramp amplitude | VSIZE[7:0] = 0x00 | | 1.4 | 1.9 | V | | V <sub>RAMPDCOUT</sub> | Vertical ramp DC reference voltage | | | 2.5 | | V | | $\Delta V_{RAMP}/\Delta V_{EHT1}$ | Ramp amplitude reduction with V <sub>EHT1</sub> | VEHT[3:0] varied from 0x0 to 0xF | 0 | | -4.4 | %/V | | R <sub>IN-VEHT1</sub> | Pin 8 input resistance | | 1 | | | ΜΩ | | $\Delta V_{EW}/\Delta V_{EHT2}$ | Change in EW output level with V <sub>EHT2</sub> | VEHT[7:4] varied from 0x0 to 0xF | 0 | | 348 | mV/V | | R <sub>IN-VEHT2</sub> | Pin 9 input resistance | | | 50 | | kΩ | | k <sub>S</sub> | S correction range | | 0 | | 10 | % | | k <sub>C</sub> | C correction range | | -11 | | 11 | % | | V <sub>DF</sub> | Dynamic Focus Amplitude | DYN_FOCUS[6:0] = 0x7F | | 1.1 | | V | | V <sub>EW</sub> | Maximum E-W amplitude peak-peak | PIN[6:0] = 0x7F | | 1.2 | | V | | I <sub>EW</sub> | E-W output current | | -3 | | 3 | mA | | V <sub>EWDCMIN</sub> | EW output DC at middle of parabola | HSIZE[6:0] = 0x00 | | 1.4 | | V | | V <sub>EWDCMAX</sub> | EW output DC at middle of parabola | HSIZE[6:0] = 0x7F | | 2.5 | | V | | V <sub>EWTRAP</sub> | Trapezoid correction parabola tilt | Beginning and end of parabola shift oppositely and equally. PIN[6:0] = 0x00, T_CORNER[6:0], B_CORNER[6:0] = 0x3F. | | ±0.375 | | V | | V <sub>EWCORNER</sub> | Corner correction shift at end points | Top & bottom adjusted independently. PIN [6:0] = 0x00, TRAP[6:0] = 0x3F. | | ±0.375 | | V | | V <sub>EWPIN</sub> | Pin correction amplitude | TRAP[6:0], T_CORNER[6:0],<br>B_CORNER[6:0] = 0x3F. | 0 | | 1.8 | V | # **System Interface Signal Characteristics** Unless otherwise noted: $T_A = 25^{\circ}C$ , $V_{CC} = +5.0V$ , $V_{IN} = 0.7V$ , $V_{ABL} = V_{CC}$ , $C_L = 10$ pF, Video Outputs = 2.4 $V_{P-P}$ . See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol Parameter Conditi | | Conditions | Min | Тур | Max | Units | |--------------------------|---------------------------------------------------|-------------------------------------------------|------|-----|-----------------------|-------| | V <sub>SPOT</sub> | Spot Killer Voltage | (Note 16), V <sub>CC</sub> Adjusted to Activate | | 4.0 | | V | | V <sub>REF</sub> | V <sub>REF</sub> output voltage (pin 2) | | | 1.2 | | V | | V <sub>IL</sub> | Logic low input voltage (SCL, SDA, HSYNC, VSYNC) | | -0.5 | | 1.5 | V | | V <sub>IH</sub> | Logic high input voltage (SCL, SDA, HSYNC, VSYNC) | | 3.0 | | V <sub>CC</sub> + 0.5 | V | ### System Interface Signal Characteristics (Continued) Unless otherwise noted: $T_A = 25$ °C, $V_{CC} = +5.0V$ , $V_{IN} = 0.7V$ , $V_{ABL} = V_{CC}$ , $C_L = 10$ pF, Video Outputs = 2.4 $V_{P-P}$ . See (Note 7) for Min and Max parameters and (Note 6) for Typicals. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | I <sub>L</sub> | Logic low input current (SCL, SDA, HSYNC, VSYNC) | SDA or SCL, Input Voltage = 0V | | ±10 | | μА | | I <sub>H</sub> | Logic high input current (SCL, SDA, HSYNC, VSYNC) | SDA or SCL, Input Voltage = 5.0V | | ±10 | | μA | | V <sub>OL</sub> | Logic low output voltage (SCL, SDA) | I <sub>O</sub> = 3 mA | | 0.5 | | V | | I <sub>FB THRESHOLD</sub> | I <sub>IN</sub> blank detection threshold (pin 24) | | | -20 | | μА | | I <sub>FB IN MAX</sub> | Flyback input | Absolute maximum current during flyback | | | 5 | mA | | I <sub>FB IN MAX</sub> | Peak flyback input current | Design value - AC coupled | | 1.0 | | mA | | I <sub>FB OUT MAX</sub> | Flyback input current | Absolute maximum during scan | -500 | | | μA | | t <sub>H-BLANK</sub> ON | Blanking time delay - on | + Zero crossing of $I_{FB}$ to 50% of output blanking start. $I_{FB}$ = +1.5 mA | | 50 | | ns | | t <sub>H-BLANK</sub> OFF | Blanking time delay - off | – Zero crossing of $I_{FB}$ to 50% of output blanking end. $I_{FB}$ = –100 $\mu$ A | | 50 | | ns | | V <sub>BLANK MAX</sub> | Maximum video blanking level | CONTRAST[6:0], RGAIN[6:0],<br>GGAIN[6:0], BGAIN[6:0] = 0x7F,<br>BRIGHTNESS[7:0] = 0x00,<br>OFFSET[3:0] = 0xC, AC input<br>signal. | 0 | | 0.25 | V | | t <sub>PW CLAMP</sub> | Minimum clamp pulse width | See (Note 15) | 200 | | | ns | | V <sub>CLAMP MAX</sub> | Maximum low level clamp voltage | To guarantee low state | | | 1.0 | V | | V <sub>CLAMP MIN</sub> | Minimum high level clamp voltage | To guarantee high state | 3.0 | | | V | | I <sub>CLAMP LOW</sub> | Clamp gate low input current | V <sub>23</sub> = 0V | | -0.4 | | μΑ | | I <sub>CLAMP HIGH</sub> | Clamp gate high input current | V <sub>23</sub> = 5.0V | | 0.4 | | μΑ | | t <sub>CLAMP-VIDEO</sub> | Minimum wait from end of clamp pulse to start of video. | Referenced to RGB video inputs. | 50 | | | ns | | V <sub>HEHT-LOW</sub> | Low limit of pin 20 HEHT input | | | 1.4 | | V | | V <sub>HEHT-HIGH</sub> | High limit of pin 20 HEHT input | | | 3.4 | | V | | V <sub>VEHT1-LOW</sub> , V <sub>VEHT2-LOW</sub> | Low limit of pins 8 and 9 VEHT inputs | | | 1 | | V | | V <sub>VEHT1-HIGH</sub> , V <sub>VEHT2-HIGH</sub> | High limit of pins 8 and 9 VEHT inputs | | | 4 | | V | - Note 1: Limits of Absolute Maximum Ratings indicate below which damage to the device will not occur. - $\textbf{Note 2:} \ \ \textbf{All voltages are measured with respect to GND, unless otherwise specified.}$ - Note 3: Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. - Note 4: Human body model, 100 pF discharged through a 1.5 k $\Omega$ resistor. - Note 5: Input from signal generator: $t_r$ , $t_f < 1$ ns. - Note 6: Typical specifications are specified at +25°C and represent the most likely parametric norm. - Note 7: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may change when the device is not operated under the listed test conditions. - Note 8: The supply current specified is the quiescent current for $V_{CC} = 5V$ and with $R_L = \infty$ . Load resistors are not required and are not used in the test circuit, therefore all the supply current is used by the pre-amp. - Note 9: Linearity Error is the maximum variation in step height of a 16 step staircase input signal waveform with a 0.7 V<sub>P-P</sub> level at the input. All 16 steps equal, with each at least 100 ns in duration - **Note 10:** $dt/dV_{CC} = 200^*(t_{5.5V} t_{4.5V})/((t_{5.5V} + t_{4.5V}))$ %/V, where: $t_{5.5V}$ is the rise or fall time at $V_{CC} = 5.5V$ , and $t_{4.5V}$ is the rise or fall time at $V_{CC} = 4.5V$ . - Note 11: $\Delta A_V$ track is a measure of the ability of any two amplifiers to track each other and quantifies the matching of the three gain stages. It is the difference in gain change between any two amplifiers with the contrast set to $A_{V.50\%}$ and measured relative to the $A_{V.MAX}$ condition. For example, at $A_{V.MAX}$ the three amplifiers' gains might be 12.1 dB, 11.9 dB, and 11.8 dB and change to 2.2 dB, 1.9 dB and 1.7 dB respectively for contrast set to $A_{V.50\%}$ . This yields a typical gain change of 10.0 dB with a tracking change of $\pm 0.2$ dB. - Note 12: The ABL input provides smooth decrease in gain over the operational range of 0 dB to -5 dB: $\triangle A_{ABL} = A_{V\;MAX} A_{V}$ ( $V_{ABL} = V_{ABL\;MIN\;GAIN}$ ). Beyond -5 dB the gain characteristics, linearity and pulse response may depart from normal values. Note 13: Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200 pF cap is charged to the specific voltage, then discharged directly into the IC with no external series resistor (resistance of discharge path must be under $50\Omega$ ). Note 14: Measure output levels of the other two undriven amplifiers relative to the driven amplifier to determine channel separation. Terminate the undriven amplifier inputs to simulate generator loading. Repeat test at f<sub>IN</sub> = 10 MHz for V<sub>SEP</sub> 10 MHz. Note 15: A minimum pulse width of 200 ns is the guaranteed minimum for a horizontal line of 15 kHz. This limit is guaranteed by design. If a lower line rate is used then a longer clamp pulse may be required. Note 16: Once the spot killer has been activated, the LM1229 remains in the off state until V<sub>CC</sub> is cycled (reduced below 0.5V and then restored to 5V). Note 17: Video input = $0.7 \text{ V}_{P.P}$ and the OSD Enable is active with the OSD inputs at black. For each video input, in turn, set the specified video input at the designated frequency and measure the video feedthrough at the video outputs. Note 18: In the transparency mode, the OSD background consists of video with contrast level determined by the Transparency Register. The OSD foreground is unaffected. Note 19: Jitter is measured at the 31 kHz scan rate by measuring the time difference between the leading edge of HSYNC and the leading edge of the HDRIVE output pulse. ### LM1229 Test Circuit The LM1229 RGB test circuit is shown in *Figure 2*. The video generator should be a clean $75\Omega$ source to prevent unwanted reflections from the terminations. The output waveforms should be measured with a 10X, low capacitance probe on an oscilloscope with at least 400 MHz bandwidth. The jumpers JP1 and JP2 determine the free running frequency according to *Table 1*. The OSD inputs are shown as analog 0.7V peak to peak. If higher level signals are available, suitable attenuation and termination should be used to achieve the proper input level. To prevent overdriving the input pins, the 1000 pF capacitors should be removed (shorted) to test the digital OSD mode. Caution—Do not apply TTL OSD input signals to the LM1229 while it is in the analog OSD mode. ### LM1229 Test Circuit (Continued) FIGURE 2. LM1229 Test Circuit # **Application Information** ### PIN CONNECTIONS | Pin<br>No. | Pin Name | Schematic | Description | |-------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 2 | C <sub>ALC</sub><br>C <sub>OSC</sub> | C <sub>ALC</sub> 1<br>2.2 μF 2<br>C <sub>OSC</sub> 2<br>.56 μF 2 | $C_{ALC}$ is the feedback loop filter which maintains constant vertical ramp amplitude according to the value set in the vertical height register. $C_{OSC}$ is the capacitor which determines the slope of the vertical ramp. | | 3 4 | VDRIVE <sub>OUT</sub><br>VDRIVE <sub>REF</sub> | Vert. Yoke Vertical Amp VDRIVE OUT YORIVE AMP VDRIVE REF | These two outputs provide the inputs to a vertical output amplifier which drives the vertical yoke winding. Since the VDRIVE <sub>OUT</sub> amplitude is from 1.5V to 2.5V peak to peak, the gain of the output amplifier must be set with external resistors to match the vertical yoke being used. The VDRIVE <sub>OUT</sub> slope is positive (increasing voltage with time). | | 5<br>6<br>7<br>23<br>54 | V <sub>REF</sub> Caps | Pin Value<br>5,6,7: 10 μF 5,6,7,<br>23: 47 μF 23,54<br>54: .01 μF 4<br>V <sub>REF</sub><br>Bypass 4<br>* ESD Protection to pin 53 | Provides filtering for the internal voltages which set the internal bias currents in conjunction with $R_{\text{EXT}}$ . For proper filtering, pins 5, 6 and 7 should be 10 $\mu$ F, pin 23 should be 54 $\mu$ F and pin 54 should be .01 $\mu$ F. These capacitors should be placed as close to their pins as possible. | | 8 | VEHT1 | ABL 330k VEHT1 pin 51 .1 μF 100k | This input pin is used to control the height of the vertical ramp based on changes in the high voltage. A 1V negative change at pin 8 causes a maximum of 5% reduction in the ramp amplitude when the VEHT[3:0] is set to 0xF. If this pin is not used, bit 3 of the SYNCPOL register should be set to 1. The values shown give a 350 mV change at pin 8 from a 2.5V change at the ABL pin. | | 9 | VEHT2 | ABL 240k VEHT2 2.4V pin 51 .1 µF 220k | This input pin is used to control the level of the E-W parabola based on changes in the high voltage. A 1V negative change at pin 9 causes a maximum of 300 mV increase in the ramp DC level when the VEHT[7:4] is set to 0xF. If this pin is unused, bit 4 of the SYNCPOL register should be set to 1. The values shown give a 350 mV change at pin 9 from a 2.5V change at the ABL pin. | #### **Application Information** (Continued) Pin Pin Name **Schematic** Description No. • v<sub>cc</sub> 10 EW<sub>OUT</sub> EW<sub>OUT</sub> is the output used for control of width, pincushion, trapezoid and top and bottom corners. Its lowest voltage is in the middle of $\mathrm{EW}_{\mathrm{OUT}}$ vertical scan. The amplitudes of these functions are register controlled. Width Control FOCUS<sub>OUT</sub> 11 $\mathsf{FOCUS}_\mathsf{OUT}$ is used for dynamic focus adjustment. The peak to peak amplitude is register controlled and if it is used for both horizontal and vertical dynamic focus, their amplitudes will be controlled proportionately. V<sub>CC</sub> & GND Power supply and ground pin for all the LM1229. 12, 27, 30, 49, 56, 61, 63 Note the recommended charge storage and high V<sub>cc</sub> • frequency capacitors which should be as close to .1 µF pins wherever possible. 13, 17, 26, 29, 33, GND -48, 52, 55, 60, 64 **HDRIVE<sub>OUT</sub>** This is the horizontal drive output. When this 14 V<sub>CC</sub> o output is low, the horizontal output transistor is 220 µF on and a positive edge at pin 14 starts the flyback pulse. The duty cycle slowly increases to 50% when power is applied. The output sink HDRIVE<sub>OUT</sub> current should not exceed 10 mA. \* ESD Protection 15 SCL The I<sup>2</sup>C compatible clock line. A pull-up resistor of about 4.7 k $\Omega$ should be connected between this pin and $V_{CC}$ . A resistor of at least $100\Omega$ should be connected in series with the clock line for additional ESD protection. SCL \* ESD Protection 16 SDA The I<sup>2</sup>C compatible data line. A pull-up resistor of about 4.7 k $\Omega$ should be connected between this Data In pin and $V_{CC}$ . A resistor of at least $100\Omega$ should be connected in series with the data line for 100 additional ESD protection. SDA Data Out \* ESD Protection #### **Application Information** (Continued) Pin Pin Name **Schematic** Description No. 18 Horizontal The input is a threshold detector at Flyback approximately 2.4V. R<sub>H</sub> should be large enough to limit the combined peak current during flyback Horizontal Flyback to a few milliamperes in the zener diode in Pulse accordance with the zener power rating. It may be desirable to add a resistor from V<sub>CC</sub> or 3.9V GND to pin 18 to offset the switching point up or zener down by a small amount. Be sure to start with small offsets and work up from there. \* ESD Protection These two pins select the frequency of the FREQ1 19 $V_{CC}$ 22 FREQ2 horizontal PLL. They are tri-state and may be hard wired for a single frequency design or To Microcontroller driven by a microcontroller for a multiple or Hard Wire frequency design. The $100\Omega$ resistor is used for ESD and arcing protection when the connections comes from a long distance away and are recommended even if the pins are hard wired. \* ESD Protection The input logic states and their corresponding scan frequencies are given in Table 1. 20 **HEHT** This pin provides horizontal phase compensation, if needed, for beam current HEHT loading. The polarity and magnitude are 20 selectable from the I2C bus. See Table 4, which shows the compensation for $R_{EHT} = 20k$ . If this correction is not needed then it can be disabled by setting HEHT[3] to 1 and pin 20 can be left REHT1 21 The R<sub>FHT</sub> resistor determines the gain of the REHT1 24 REHT2 horizontal phase compensation, HEHT. A smaller resistor increases the compensation and a larger resistor decreases it. If this feature is not used, REHT pins 21 and 24 may be left open. 20k REHT2 \* ESD Protection 25 FILTER2 These are the currently recommended filter values for PLL 2. These components should be 25 kept as close to pins 25 and 26 as possible, and .47 µF optional high frequency signals should be routed away from this filter to avoid affecting the loop. 26 28 FILTER1 These are the currently recommended filter 3.6k values for PLL 1. These components should be kept as close to pins 28 and 29 as possible, and .47 µF ¬ optional high frequency signals should be routed away from this filter to avoid affecting the loop. 29 #### **Application Information** (Continued) Pin Pin Name **Schematic** Description No. 31 HOSC2 The oscillator can be a standard 12 MHz Xtal in HOSC<sub>1</sub> 32 ceramic or crystal oscillator. Two suitable manufacturer's part numbers are Murata 12 MHz resonator CST12.0MT and Panasonic PX1200MC-ND. Xtal out 32 34 **XRAY** This pin provides X-ray sense and shutdown. The input is a rectified horizontal flyback pulse. \* ESD Protection R<sub>B</sub> is adjusted to cause shutdown at the desired amplitude of the flyback pulse. This provides X-ray protection by turning off the horizontal drive. After the shutdown, the LM1229 will be reset when $V_{\text{CC}}$ drops below 4V or when the HDRIVE output is disabled and reenabled with bit 5 of the HEHT register. This shutdown function can be disabled by setting bit 6 of the HEHT register to a 1. 35 **HSYNC** These are the horizontal and vertical sync inputs $V_{CC}$ ۲ V<sub>cc</sub> **VSYNC** 36 to the LM1229. The horizontal sync is required by the horizontal PLL and the horizontal blanking 1N4148 function. The vertical sync is required by the vertical blanking function which includes the Sync programmable vertical blanking output pulse and Inputs 1N4148 the RGB vertical blanking. These are both 5V logic levels with thresholds as given in the specifications section. Care must be taken to \* ESD Protection \*\* Overshoot Protection prevent sync overshoots from reaching the LM1229. 37 DAC 3 Output These are the DAC outputs for the RGB cathode 38 DAC 2 Output cut-off adjustments. The DAC output levels are 39 DAC 1 Output set through the I2C compatible bus. These can DAC Outputs be set for 4.2V or 2.1V full scale to match the 100 various NSC bias ICs. NSC's CRT arcing tests and experience shows that the best output termination for the DAC outputs is a 0.1 µF capacitor to ground at the IC terminals and a series 1k resistor close to the \* ESD Protection load. 40 **VBLANK<sub>OUT</sub>** This is a positive going logic pulse which can be used for vertical blanking on G1. It can be an input to the LM2485 where it is amplified to VBLANK<sub>OUT</sub> either 20V or 40V negative going peak to peak, 40 depending on an option pin. The pulse starts when an input is received on the Vertical Flyback Input on pin 62 and lasts for the number of scan lines loaded in the VBLANK register, 0x51[7:0]. \* ESD Protection #### **Application Information** (Continued) Pin Pin Name **Schematic** Description No. 41 Green OSD These inputs can be used for either analog or 42 Red OSD digital inputs. In the digital mode these inputs 43 Blue OSD accept either TTL or CMOS input levels. Each (Digital Mode) color is either fully on (logic high) or fully off 100 42 (logic low). Unused pins should be connected to 43 ground with a 47k resistor. National Semiconductor does not recommend mixing analog and digital inputs in the same application. \* ESD Protection Green OSD In the analog OSD mode, the inputs should be 41 $V_{CC}$ 42 Red OSD AC coupled through a 1000 pF capacitor, and DC the gain is about 3.5, so that a peak to peak 43 Blue OSD Restoration (Analog Mode) input of 0.7V results in a 2.45V peak to peak signal at the RGB outputs when the OSD contrast is maximum. Signal input amplitudes larger than 0.7V are not recommended. The external ESD diodes are recommended if the input OSD video is generated some distance **ESD Protection** away from the LM1229. The $75\Omega$ termination may not be needed if the signal amplitude is already 0.7V. 44 OSD Enable This input accepts either TTL or CMOS input levels. When this input is a "0", only video is displayed. When it is a "1", the OSD from pins 1, 2 and 3 is displayed. If bit 3 of the OSD register 100 (0x0B) is a "1" then the background of the OSD (when the Enable is a "1" and the OSD inputs are "0") will be video attenuated by the OSD\_TRANS register (0x0A). If this input is unused, connect it to ground through a 47k \* ESD Protection resistor. Green Video In These video inputs must be AC coupled with a 45 **-**0∨<sub>cc</sub> 46 Red Video In 1000 pF cap. Internal DC restoration is done at DC Blue Video In 47 these inputs. A series resistor of at least $33\Omega$ Restoration Video and external ESD protection diodes should also Inputs 46 be used for protection from ESD damage. **ESD Protection** 50 Clamp • v<sub>cc</sub> This pin accepts either TTL or CMOS logic levels. The internal switching threshold is about one-half of $V_{\text{CC}}$ . An external series resistor $R_{\text{S}}$ between 1k and 3.9k is recommended to attenuate the peak to peak signal at pin 50. The resistor must be large enough to prevent the voltage at pin 50 from going higher than V<sub>CC</sub> or below GND. The capacitor C<sub>F</sub> should be used to **ESD Protection** eliminate noise on the clamp pulse which could cause false triggering during video. #### **Application Information** (Continued) Pin Pin Name **Schematic** Description No. 51 ABL The Automatic Beam Limiter input is biased to $V_{CC}$ the desired beam current limit by $R_{ABL}$ and $V_{BB}$ $\mathsf{D}_{\mathsf{INT}}$ 1N4148 and normally keeps D<sub>INT</sub> and the 1N4148 forward biased. When the current resupplying HVT the CRT capacitance (averaged by CABL) exceeds this limit, then D<sub>INT</sub> and the 1N4148 begin to turn off and the voltage at pin 51 begins to drop. The LM1229 then lowers the gain of the three video channels until the beam current \* ESD Protection reaches an equilibrium value. The 1N4148 is needed to prevent overcurrent in D<sub>INT</sub> in cases where the ABL limit is greater than 1 mA. 53 $V_{REF} R_{EXT}$ • v<sub>cc</sub> External current set resistor, 10k 1%, sets the internal bias current level for optimum to pin 21 performance of the LM1229. This resistor should be placed as close to pin 53 and the pin 52 ground return as possible. \* ESD Protection 57 Blue Output These are the three video output pins. They are 58 Red Output intended to drive the National family of cathode Green Output 59 drivers. Nominally, about 2.8V peak to peak will produce 140V peak to peak of cathode drive with BRG the LM2426. Outputs \* ESD Protection 62 Vertical Flyback This input is used to start the VBLANK output V Flyback pulse which is used internally for vertical 30k blanking of the RGB outputs. It is also used for the V Protect function which blanks the RGB video outputs if the vertical deflection fails. The values of C<sub>V</sub> and R<sub>V</sub> should be chosen to eliminate the long vertical rate slope at pin 62 and also ensure that this pin is not forced above **ESD Protection** $V_{CC}$ or below GND. The bias level at this pin is about 25% of $V_{\rm CC}$ and the actual switching threshold is about 35% of $V_{\rm CC}$ . ### Application Information (Continued) #### **BLANKING** The pin 18 horizontal flyback input switches at about 2.4V based on an internal reference. A large amplitude input pulse is more desireable since it reduces the rise time at pin 18. The component values shown in *Figure 3* have been selected for a horizontal flyback amplitude of 40V peak to peak. This gives about 2 milliamps peak in the 3.9V zener diode. The internal blanking pulse is shown in *Figure 4* with its relationship to the external input. FIGURE 3. Horizontal Flyback FIGURE 4. Internal Blank Timing The pin 62 vertical flyback input requires an AC coupled waveform. The time constant should be chosen to make a highpass filter to eliminate the slope of the vertical flyback waveform during vertical scan. The values in Figure 5 are for a vertical flyback amplitude of 45V peak to peak. $C_{\rm F}$ may be needed to prevent horizontal rate noise from causing multiple triggering of the vertical blanking pulse. It can be as large as 1000 pF. Care must also be taken to ensure the voltage at pin 62 does not go below ground or above $V_{\rm CC}$ . FIGURE 5. Vertical Flyback #### **CLAMP PULSE** In order for the video processing to operate correctly, there must be a clamping pulse present on pin 50. The polarity of this pulse can be selected with bit 3 of the GLOBAL register. Only about 1V peak to peak is needed to operate the clamp and it is often desireable to have a 3.3k to 3.9k series resistor to attenuate the signal to prevent it from coupling into other signal lines. #### **DIGITAL OSD OPERATION** The LM1229 is configured for digital OSD operation by setting the DA bit, 0x0B[4], to 0. This is also the power on default. The On Screen Display must be provided from an external source. The contrast of the OSD can be controlled with the OSD\_Cont bits, OSD[1:0]. The OSD Enable input causes the LM1229 output to switch from video to OSD. Depending on the TRANS bit, 0x0B[3], the OSD background will be either black or video with contrast setting determined by the OSD TRANS register, 0x0A[6:0]. Figure 6 shows one possible OSD timing where the Enable is longer than the OSD white block itself. In Figure 7 the transparency bit is 0, resulting in a black background while the OSD Enable is active. In Figure 8 the transparency bit is 1, resulting in a background of video whose contrast is determined by the OSD TRANS register. Care should be taken in setting the OSD TRANS register since it is independent of the CONTRAST register and therefore it is possible to make the OSD background contrast higher than that of the surrounding video. In normal use as seen in Figure 8, the OSD TRANS register is set to a lower value than the CONTRAST register. See Table 2 for the OSD as a function of the TRANS bit of the OSD register and the OSD Enable input. FIGURE 6. OSD Timing Example 20118738 FIGURE 7. Opaque OSD Background 20118739 FIGURE 8. Transparent OSD Background ### Application Information (Continued) #### **HIGHLIGHT WINDOW** The OSD Enable input to the LM1229 can also be used to highlight an area of the video by setting the DA bit to 0 (for digital OSD) and the TRANS bit to a 1. The OSD TRANS register must be set to some value higher than the CONTRAST register. Then whenever the OSD Enable input is high, the video will have the higher contrast setting. During this time the RGB OSD inputs must be kept at logic 0 to prevent them from overriding the video. Note also that since there is only one OSD TRANS register, the highlight window and the transparent OSD background cannot be used at the same time. #### **ANALOG OSD OPERATION** The LM1229 is configured for analog OSD operation by setting the DA bit, 0x0B[4], to 1. In this mode, the TRANS bit and OSD TRANS register have no effect. The inputs are AC coupled and clamped at the same time as the RGB video inputs for OSD black level stability. These inputs are selected when the OSD Enable input is high. As in the digital mode, the contrast of the OSD can be controlled with the OSD\_Cont bits, OSD[2:1]. The AUX bit, OSD[5], can be set to 1 to bypass the OSD contrast control and provide full amplitude analog OSD at the video outputs. This is still gated by the OSD Enable input level. See *Tables 2, 3* for details. National Semiconductor does not recommend using the OSD inputs with both analog and digital sources in the same design. When configured for analog, the OSD inputs are vulnerable to digital logic levels and damage could occur to the LM1229 unless $100\Omega$ resistors are used in series with these three inputs. These resistors should also be used in the digital OSD mode. It very important to make the OSD inputs AC coupled with 1000 pF capacitors in the analog mode for black level clamping of the OSD inputs and to prevent serious disruption of the video processing. #### **OSD CONTRAST** The OSD contrast amplitude is adjustable to four levels and is set with the OSD register, OSD[1:0]. *Table 3* gives the OSD amplitudes at the RGB outputs when the RGB outputs have each been set to 2.9V peak to peak. An "X" in the table indicates bits which have no effect under the given conditions. #### **DAC OUTPUTS** The three DAC outputs can be used to bias the CRT cathodes using one of the NSC bias IC family. The outputs are full scale (0.5V to 4.2V) or half scale (0.5V to 2.1V). Since the controlling registers are eight bits, the approximate step size is either 16 mV or 8 mV. Used in combination with a clamp IC having a gain of -30, the half scale mode gives a bias range of 60V and a step size of 240 mV at the cathode. #### **HEHT COMPENSATION** The HEHT input can be used to change the horizontal phase in response to CRT beam current loading and high voltage droop. The compensation is register controlled and as the input voltage drops from 3.5V to 1.5V, the resulting phase change is a maximum of $\pm 4.4\%$ . The percentages shown in *Table 4*, are for an external 20k resistor connected between pins 21 and 24 (REHT1 and REHT2). Scaling this resistor will change these percentages proportionately. #### **FREQ1 AND FREQ2** The frequency selection for these pins is shown in *Table 1*. A series $100\Omega$ resistor is recommended regardless of whether these pins are fixed biased to $V_{CC}$ or GND, or connected to a microcontroller. If either pin is floated for the frequency selection, it may be desireable to use a 0.1 $\mu$ F bypass capacitor to ground in series with the $100\Omega$ resistor to prevent noise from changing the frequency selection. #### **ALIGNMENT** During factory alignment of the display, there are registers which are interactive. Two of these are the vertical size, VSIZE[7:0], and the S correction, S[6:0]. When the S correction is increased the vertical size will naturally decrease due to the changing shape of the $V_{\mathsf{DRIVE}}$ output. During alignment this can be compensated by writing both registers at the same time. An approximate rule of thumb is to increase the VSIZE register by the same amount as the S register. Experimentation will give the best algorithm to use to keep the overall vertical size constant. The C correction adjustment is interactive with the vertical position register VPOS[7:0]. As the C register is lowered from the mid-range value of 0x3F (decimal 63), the position of the raster will move up due to the changing shape of the $V_{\rm DRIVE}$ output. To compensate for this the vertical position must be lowered by increasing the VPOS register value. An approximate rule of thumb is to change the VPOS register in the opposite direction from the C register by about half as much. In other words, if the C register is lowered from 63 to 53, the VPOS register should be increased by about 5. #### **ESD PROTECTION** The LM1229 uses internal circuitry to protect itself against damage from ESD transients. This self-protection activates when any input pin is driven above the $V_{\rm CC}$ supply or below ground, and results in unpredictable behaviour during this time. In order to avoid any unpredictable behaviour in normal use, external protection diodes should be used on any pin where the input can go beyond the supply voltage or below ground. See the recommendation for the HSYNC and VSYNC input pins. ### **Tables** These are the tables which are referenced in the text. **TABLE 1. Scan Frequencies** | FREQ1<br>(JP1) | FREQ2<br>(JP2) | FREE RUN<br>(kHz) | TV MODE<br>(kHz) | |----------------|----------------|-------------------|------------------| | float | Х | 15.7 | 15.734 | | 0 | 0 | 28.1 | 28.1 | | 0 | float | 31.4 | 31.468 | | 0 | 1 | 33.8 | 33.750, 33.716 | | 1 | 0 | 37.9 | 37.9 | | 1 | float | 45.1 | 45.000 | | 1 | 1 | 48.0 | 48.077 (SVGA) | #### **TABLE 2. OSD Modes** | TRANS | ENABLE | ANALOG OSD (DA = 1) | DIGITAL OSD (DA = 0) | |-------|--------|---------------------------------------------|-----------------------------------------------| | 0 | 0 | Normal video display. | Normal video display. | | 0 | 1 | Foreground and background determined by OSD | Foreground and background determined by OSD | | | | inputs. | inputs. | | 1 | 0 | Normal video display. | Normal video display. | | 1 | 1 | Foreground and background determined by OSD | OSD window background is video, with contrast | | | | inputs. OSD TRANS register is ignored. | from OSD TRANS register, 0x0A[6:0]. | ### TABLE 3. OSD Peak to Peak Amplitudes | RGB IN | OSD<br>ENABLE | OSD<br>INPUT | OSD[1:0] | AUX | DA | OSD/AUX<br>PERCENT | OSD<br>OUTPUT | VIDEO<br>OUTPUT | |--------|---------------|-------------------------------------------------------------|----------|-----|-----|--------------------|---------------|-----------------| | | | 0.7V analog | 0 0 | Х | 1,0 | 55 | 1.60V | 2.90V | | | | (DA = 1) | 0 1 | Х | 1,0 | 65 | 1.89V | 2.90V | | | logic 1 | or digital @ logic 1 (DA = 0) digital @ logic 0 0.7V analog | 1 0 | Х | 1,0 | 75 | 2.18V | 2.90V | | 0.70V | logio i | | 11 | Х | 1,0 | 85 | 2.47V | 2.90V | | | | | ХX | Х | 0 | 0 | 0V | 2.90V | | | | | ХX | 1 | 1 | 100 | 2.90V | 2.90V | | | logic 0 | any | ХX | Х | Х | 0 | 0V | 2.90V | ### **TABLE 4. HEHT Compensation** | Input | ΔΦ | Conditions | |-------------------|----------------------------|-----------------------| | | $\Delta\Phi$ = 4.43% left | HEHT register = 0011b | | | 3.81% left | 0010b | | | 3.17% left | 0001b | | Changing from | 2.56% left | 0000b | | 3.5V to 1.5V | $\Delta\Phi = 0$ | HEHT register = 1xxxb | | $(R_{EHT} = 20k)$ | $\Delta\Phi$ = 4.45% right | HEHT register = 0111b | | | 3.81% right | 0110b | | | 3.17% right | 0101b | | | 2.56% right | 0100b | ### Microcontroller Interface #### I<sup>2</sup>C COMMUNICATION The microcontroller interfaces to the LM1229 preamp using the $I^2C$ compatible interface. The protocol begins with a Start Pulse followed by a byte comprising of a seven bit Slave Device Address and a Read/Write bit. Since the first byte is composed of both the address and the read/write bit, the address of the LM1229 for writing is 0xBA (10111010b) and the address for reading is 0xBB (10111011b). The development software provided by National Semiconductor will automatically take care of the difference between the read and write addresses if the target address under the communications tab is set to 0xBA. *Figures 9, 10* show a write and read sequence on the $I^2C$ compatible interface. #### WRITE SEQUENCE The write sequence begins with a start condition which consists of the master pulling SDA low while SCL is held high. The Slave Device Write Address, 0xBA, is sent next. Each byte that is sent is followed by an acknowledge. When SCL is high the master will release the SDA line. The slave must pull SDA low to acknowledge. The register to be written to is the next byte sent. The master can then send the data, which consists of one or more bytes. Each data byte is followed by an acknowledge bit. If more than one data byte is sent the data will increment to the next address location. See *Figure 9*. #### **READ SEQUENCE** Read sequences are comprised of two I<sup>2</sup>C compatible transfer sequences: The first is a write sequence that only transfers the two byte address to be accessed. The second is a read sequence that starts at the address transferred in the previous address only write access and increments to the next address upon every data byte read. This is shown in Figure 10. The write sequence consists of the Start Pulse, the Slave Device Write Address (0xBA), and the Acknowledge bit; the next byte is the address to be accessed, followed by its Acknowledge bit. Then a Stop bit indicates the end of the address only write access. Next the read data access will be performed beginning with the Start Pulse, the Slave Device Read Address (0xBB), and the Acknowledge bit. The next 8 bits will be the actual data sent by the LM1229 preamp as clocked out by the Master. Subsequent bytes that are read will correspond to the next incremented address locations. FIGURE 9. I<sup>2</sup>C Compatible Write Sequence FIGURE 10. I<sup>2</sup>C Compatible Read Sequence 19 #### **APPLICATION CONTROL REGISTERS** Tables 5, 6 show the LM1229 RGB and deflection application control registers. Care should be taken to avoid writing or reading any register outside this range as National Semi- ### Microcontroller Interface (Continued) conductor may use some additional addresses for production testing. Writing to an address outside the ranges shown here could have unpredictable or even destructive results. Note the address gap between the RGB and deflection control registers. This allows for future expansion of each without changing existing registers. Register bits indicated by an "X" are not used and should be written to with 0's when the register is updated. #### **TABLE 5. RGB Application Registers** | Register | Addr | Default | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------|---------|-------|--------------|-------|-------|-------------|-------|------------|-----------| | RED GAIN | 0x00 | 0x60 | Х | | | | RGAIN[6: | 0] | | | | GREEN GAIN | 0x01 | 0x60 | Х | | | | GGAIN[6: | 0] | | | | BLUE GAIN | 0x02 | 0x60 | Х | | | | BGAIN[6: | 0] | | | | CONTRAST | 0x03 | 0x60 | Х | | | | CONTRAST | [6:0] | | | | DAC 1 | 0x04 | 0x00 | | • | | D | AC1[7:0] | | | | | DAC 2 | 0x05 | 0x00 | | | | D | AC2[7:0] | | | | | DAC 3 | 0x06 | 0x00 | | | | D | AC3[7:0] | | | | | BRIGHTNESS | 0x07 | 0x80 | | | | BRIG | HTNESS[7:0] | | | | | OFFSET | 0x08 | 0x0C | Х | Х | Х | Х | | DC_O | ffset[3:0] | | | GLOBAL | 0x09 | 0x00 | INCR | Х | DCF | VB | CLAMP | НВ | PSAVE | BLANK | | OSD TRANS | 0x0A | 0x00 | Х | X TRANS[6:0] | | | | | | | | OSD | 0x0B | 0x02 | OOR | Х | AUX | DA | TRANS | Х | OSD_C | Cont[1:0] | | RESET | 0x0C | 0x00 | Х | Х | Х | Х | Х | Х | Х | SRST | | | | | | | | | | | | | ### **TABLE 6. Deflection Application Registers** | Register | Addr | Default | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|------|---------|-------|-----------|--------|--------|------------|-------|--------|--------| | STATUS | 0x40 | N/A | Х | Х | Х | Х | VPROT | XRay | FBP | HLOCK | | HPOS | 0x41 | 0x40 | | | | H_PC | S[7:0] | | | | | HEHT | 0x42 | 0xA8 | EQPRM | XRayOff | HOff | HPCOff | EHTEN | POL | HEH. | T[1:0] | | PAR | 0x43 | 0x80 | | | | PAF | [7:0] | | | | | PIN_BAL | 0x44 | 0x80 | | | | PIN_B | AL[7:0] | | | | | VSIZE | 0x45 | 0x80 | | | | VSIZ | E[7:0] | | | | | VEHT | 0x46 | 0x88 | | VEHT | 2[7:4] | | | VEHT | 1[3:0] | | | С | 0x47 | 0x40 | Х | C[6:0] | | | | | | | | S | 0x48 | 0x00 | Х | X S[6:0] | | | | | | | | VPOS | 0x49 | 0x80 | | | | VPO | S[7:0] | | | | | HSIZE | 0x4A | 0x40 | Х | | | | HSIZE[6:0] | | | | | PIN | 0x4B | 0x40 | Х | | | | PIN[6:0] | | | | | T_CORNER | 0x4C | 0x40 | Х | | | T_ | CORNER[6 | :0] | | | | B_CORNER | 0x4D | 0x40 | Х | | | B_ | CORNER[6 | :0] | | | | TRAP | 0x4E | 0x40 | Х | TRAP[6:0] | | | | | | | | DYN_FOCUS | 0x4F | 0x40 | Х | | | DY | N_FOCUS[ | 6:0] | | | | SYNCPOL | 0x50 | 0x3B | Х | Х | VPD | V2D | V1D | SERV | VPOL | HPOL | | VBLANK | 0x51 | 0x00 | Х | | | 1 | /BLANK[7:0 | )] | | | # **Application Register Detail** #### **RED Gain Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|------------|-------|-------|-------| | RED GAIN | 0x00 | Х | | | | RGAIN[6:0] | | | | Bits 6-0 Sets the gain level of the red video channel. A value of 0x7F generates the maximum red gain. A value of 0x00 generates the minimum red gain. #### **GREEN Gain Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------|-------|-------|-------|-------|------------|-------|-------|-------| | GREEN GAIN | 0x01 | X | | | | GGAIN[6:0] | | | | Bits 6–0: Sets the gain level of the green video channel. A value of 0x7F generates the maximum green gain. A value of 0x00 generates the minimum green gain. #### **BLUE Gain Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|------|-------|-------|-------|-------|------------|-------|-------|-------| | BLUE GAIN | 0x02 | Х | | | | BGAIN[6:0] | | | | Bits 6–0: Sets the gain level of the blue video channel. A value of 0x7F generates the maximum blue gain. A value of 0x00 generates the minimum blue gain. #### **CONTRAST Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-----------|-------|-------|-------| | CONTRAST | 0x03 | Х | | | CC | ONTRAST[6 | :0] | | | Bits 6–0: Sets the contrast level three video channels. A value of 0x7F generates the maximum contrast. A value of 0x00 generates the minimum contrast. #### **DAC 1 Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | DAC 1 | 0x04 | | | | DAC | 1[7:0] | | | | Bits 7–0: Sets the DAC 1 DC output level at pin 39. A full scale value of 0xFF generates the maximum DC output level. A value of 0x00 generates the minimum DC level. #### **DAC 2 Control** | Re | gister | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----|--------|------|-------|-------|-------|-------|--------|-------|-------|-------| | D/ | AC 2 | 0x05 | | | | DAC | 2[7:0] | | | | Bits 7–0: Sets the DAC 2 DC output level at pin 38. A full scale value of 0xFF generates the maximum DC output level. A value of 0x00 generates the minimum level. ### **DAC 3 Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | DAC 3 | 0x06 | | | | DAC | 3[7:0] | | | | Bits 7–0: Sets the DAC 3 DC output level at pin 37. A full scale value of 0xFF generates the maximum DC output level. A value of 0x00 generates the minimum level. #### **BRIGHTNESS Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------|-------|-------|-------|---------|-----------|-------|-------|-------| | BRIGHTNESS | 0x07 | | | | BRIGHTN | NESS[7:0] | | | | Bits 7–0: Sets the brightness level of the RGB outputs. A full scale value of 0xFF generates the minimum DC video black level (darkest). A value of 0x00 generates the maximum DC black level (brightest). #### **OFFSET Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-----------|-------| | OFFSET | 0x08 | Х | Χ | Х | Х | | DC_Of | fset[3:0] | | Bits 3-0: Determines the video reference level at the RGB video outputs on pins 57, 58 and 59. A setting of 0xF gives a DC Offset of about 0.5V and 0x0 gives a DC Offset of about 1.4V. #### **GLOBAL** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-------|-------| | GLOBAL | 0x09 | INCR | Χ | DCF | VB | CLAMP | HB | PSAVE | BLANK | Bit 7: When set to 0, the I<sup>2</sup>C auto increment function is active. When set to a 1, the I<sup>2</sup>C auto increment function is disabled. In the auto increment mode, a given register can be updated continuously using an ADDR - DATA - DATA transmission sequence. Bit 5: When set to 0, the outputs of DACs 1-3 are full scale (0V-4.2V). When this bit is a 1, the output DC range is halved (0V-2.1V). - Bit 4: When set to 0, vertical blanking of the RGB outputs is disabled. When set to 1, vertical blanking is enabled. - Bit 3: When set to 0, the LM1229 clamps the input video when the input clamp pulse is high. When set to 1 the LM1229 expects a negative going pulse. - Bit 2: When set to 0, horizontal blanking at the RGB outputs is disabled. When set to 1, horizontal blanking is enabled. - Bit 1: When set to 0, the LM1229 is in normal operation. When set to 1, it is put into the power save mode for reduced power consumption. - Bit 0: When set to 0, normal video appears at the RGB outputs. When set to 1, the RGB outputs are set to the blanking level as given in the specification section. #### OSD TRANSPARENCY | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|------|-------|-------|-------|-------|-----------|-------|-------|-------| | OSD TRANS | 0x0A | Χ | | | OS | D TRANS[6 | 6:0] | | | Bits 6–0: These bits determine the amount of video in the OSD background at the times when the OSD Enable input is active and when there is no OSD foreground. When set to 0x00, the video background is at minimum contrast and when set to 0x7F, the video background is at maximum contrast. #### **OSD Control** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-------|----------| | OSD | 0x0B | OOR | Х | AUX | DA | TRANS | Χ | OSD_C | ont[1:0] | - Bit 7: This is the OSD override bit. This will be read as a 0 for normal operation. When set to a 1, the video outputs are disconnected and OSD only is displayed. This is useful for the OSD display of special conditions such as "No Signal", or other information to the user. - Bit 5: This bit controls whether the analog OSD gain is set to maximum. When this bit is a 0 and bit 4 is a 1, the analog OSD output levels are determined by the input level and OSD\_Cont[1:0]. When this bit is a 1 and DA is a 1, the output levels are determined by the input level only, with a gain of 4.14. When DA is a 0 for digital OSD inputs, this bit has no effect. See *Table 3*. - Bit 4: When set to a 0, the LM1229 is configured for digital OSD inputs. When set to a 1, the OSD inputs are configured for 0V-0.7V analog. - Bit 3: When set to a 0, the OSD background is determined by the OSD Enable input, such that when the enable is active the video is set to black. When this bit is set to a 1 the OSD background is video attenuated by the OSD Transparency register, 0x0A, but only while the OSD Enable input is a 1. See *Table 2*. - Bits 1-0: These bits determine the contrast level of the OSD. Refer to Table 3 for amplitudes. #### RESET | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-------|-------| | RESET | 0x0C | Х | Х | Х | Х | Х | Х | Х | SRST | Bit 0: Setting this bit to a 1 causes a software reset. All registers (except this one) are loaded with their default values. All operations currently in progress are aborted (except for I<sup>2</sup>C transactions). This bit automatically clears itself when the reset has been completed. #### **STATUS** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-------|-------| | STATUS | 0x40 | Х | Χ | Х | Х | VPROT | XRay | FBP | HLOCK | - Bit 3: This is the Vertical Protection status. This bit is a 0 for normal operation, and is a 1 if Vertical Protection is triggered and the R, G, B, video outputs are blanked. This will reset to 0 when a good vertical drive signal is present. - Bit 2: This bit is 0 if X-Ray is not triggered, 1 if X-Ray triggered. It will reset to 0 when V<sub>CC</sub> ≤ 4V. - Bit 1: Flyback pulse, 0 if good flyback pulse present, 1 if bad flyback pulse or no flyback pulse. - Bit 0: This is the horizontal deflection lock bit. It is 1 if HSYNC is present and the PLL is locked to it. It is a 0 if no HSYNC is present or if the PLL is not locked to HSYNC. #### HORIZONTAL POSITION | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | HPOS | 0x41 | | | | HPO: | S[7:0] | | | | Bits 7–0: Sets the horizontal position of the picture on the CRT. When set to minimum the picture is to the left, and when set to maximum the picture is to the right. #### HORIZONTAL EHT CORRECTION | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|---------|-------|--------|-------|-------|-------|--------| | HEHT | 0x42 | EQPRM | XRayOff | HOff | HPCOff | EHTEN | POL | HEH. | T[3:0] | - Bit 7: When this bit is a 0, no attempt is made to remove HSYNC equalizing pulses. When set to a 1, HSYNC equalizing pulses are removed. - Bit 6: When this bit is a 0, the XRay protection is functional. When set to a 1, the XRay protection is disabled. - Bit 5: When set to a 1, HDRIVE output is off and the output will be pulled high by the external pullup resistor (this is the power up default). When this bit is a 0, the HDRIVE output is functional. - Bit 4: When this bit is a 0, the horizontal phase corrections (parallelogram and bow) are functional. When set to a 1, these corrections are disabled. - Bit 3: When this bit is 0 the HEHT compensation is enabled. When a 1, compensation is disabled. - Bit 2: This is the compensation polarity bit. When it is a 0, a reduction in the voltage at pin 20 causes the picture to shift to the left. When it is a 1, the shift is to the right. - Bits 1–0: These two bits determine the amplitude of the phase correction. When both are both 0, the compensation is a minimum (not zero) and is determined by the external resistor R<sub>EHT</sub> connected between pins 21 and 24. When these bits are 01 through 11, the compensation is increased according to *Table 4*. #### PARALLELOGRAM CORRECTION | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-------|-------| | PAR | 0x43 | | | | PAR | [7:0] | | | | Bits 7–0: Sets the parallelogram correction which can be either polarity. A value of 0x7F gives no correction. A value of 0x00 tilts the picture to the right and 0xFF tilts the picture to the left. #### **PINCUSHION BALANCE (BOW)** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|---------|-------|-------|-------| | PIN_BAL | 0x44 | | | | PIN_B | AL[7:0] | | | | Bits 7–0: Sets the amount of pin balance (bow) correction which can be either polarity. A value of 0x7F gives no correction. A value of 0x00 bows the top and bottom to the left. A value of 0xFF bows the top and bottom to the right. #### **VERTICAL SIZE** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | VSIZE | 0x45 | | | | VSIZI | E[7:0] | | | | Bits 7-0: Sets the amplitude of the vertical ramp. 0x00 gives minimum size and 0xFF gives maximum size. ### VERTICAL EHT CORRECTION | ſ | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---|----------|------|-------|-------|--------|-------|-------|-------|--------|-------| | | VEHT | 0x46 | | VEHT | 2[7:4] | | | VEHT | 1[3:0] | | Bits 7-4: Sets the amount of EW EHT correction. This can be disabled with bit 4 of the SYNCPOL register. Bits 4-0: Sets the amount of vertical drive EHT correction. This can be disabled with bit 3 of the SYNCPOL register. #### **'C' CORRECTION** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | С | 0x47 | Χ | | | | C[6:0] | | | | Bits 6–0: Sets the amount of C correction which can be either polarity. A value of 0x3F gives no correction. Smaller values will stretch the lower part of the screen. Larger values will stretch the upper part of the screen. #### 'S' CORRECTION | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | S | 0x48 | Х | | | | S[6:0] | | | | Bits 6-0: Sets the amount of S correction. 0x00 gives no correction and 0x7F gives maximum correction. #### **VERTICAL POSITION** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|--------|-------|-------|-------| | VPOS | 0x49 | | | | VPO: | S[7:0] | | | | Bits 7–0: Sets the DC level of the vertical ramp that is used to move the picture up and down. In a typical application, a setting of 0xFF will move the raster image to the lowest position and 0x00 moves it to the highest position. #### **HORIZONTAL SIZE** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|------------|-------|-------|-------| | HSIZE | 0x4A | Х | | | | HSIZE[6:0] | | | | Bits 6–0: Sets the DC level of the 2nd order waveform (parabola) sent to EW to control horizontal size. In a typical application a setting of 0x7F produces minimum width and 0x00 produces maximum width. #### **PINCUSHION** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|----------|-------|-------|-------| | PIN | 0x4B | Χ | | | | PIN[6:0] | | | | Bits 6–0: Sets the amplitude of the 2nd order waveform sent to EW for pincushion. A value of 0x00 gives no parabola and a value of 0x7F gives the maximum amount of correction. #### **TOP CORNER CORRECTION** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|----------|-------|-------|-------| | T_CORNER | 0x4C | Х | | | T_ | CORNER[6 | :0] | | | Bits 5–0: Sets the amplitude of the 4th order waveform sent to EW for top corner correction. A value of 0x3F gives no correction. A value of 0x00 gives maximum top width and 0x7F gives minimum top width. #### **BOTTOM CORNER CORRECTION** | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|----------|-------|-------|-------| | B_CORNER | 0x4D | Х | | | B_ | CORNER[6 | 6:0] | | | Bits 5–0: Sets the amplitude of the 4th order waveform sent to EW for bottom corner correction. A value of 0x3F gives no correction. A value of 0x00 gives maximum bottom width and 0x7F gives minimum bottom width. #### TRAPEZOIDAL CORRECTION | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-----------|-------|-------|-------| | TRAP | 0x4E | Х | | | | TRAP[6:0] | | | | Bits 5–0: Sets the amount of trapezoid correction. A value of 0x3F gives no correction. A value of 0x00 gives a picture with a narrow top and 0x7F gives a picture with a wide top. #### DYNAMIC FOCUS CORRECTION | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|------|-------|-------|-------|-------|----------|-------|-------|-------| | DYN_FOCUS | 0x4F | Χ | | | DY | N_FOCUS[ | 6:0] | | | Bits 5–0: Sets the amplitude of the dynamic focus. A value of 0x00 gives no correction and a value of 0x7F gives the maximum correction. #### SYNC POLARITY | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|-------|-------|-------|-------| | SYNCPOL | 0x50 | Χ | Х | VPD | V2D | V1D | SERV | VPOL | HPOL | - Bits 5: When set to a 1, this bit disables the vertical protect function (the power up default). This allows the LM1229 vertical section to operate without a vertical flyback input and still keep the RGB outputs operating normally, without blanking them. This bit must be set to a 0 to enable the vertical protect function. - Bit 4: When this bit is a 0, the VEHT2 compensation is functional. When this bit is a 1, the VEHT2 compensation is disabled. - Bit 3: When this bit is a 0, the VEHT1 compensation is functional. When this bit is a 1, the VEHT1 compensation is disabled. - Bit 2: When this bit is set to a 0, the vertical output ramp is active. When set to a 1, the ramp is turned off (set to the vertical DC reference) to produce the service line used for color temperature setup. - Bit 1: When this bit is set to a 0, the LM1229 expects negative going vertical sync input. When this bit is a 1, it expects positive going sync. - Bit 0: When this bit is set to a 0, the LM1229 expects negative going horizontal sync input. When this bit is a 1, it expects positive going sync. ### VERTICAL BLANKING OUTPUT | Register | Addr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|------|-------|-------|-------|-------|------------|-------|-------|-------| | VBLANK | 0x51 | Х | | | , | VBLANK[7:0 | ] | | | Bits 6–0: These bits determine the duration of the vertical blanking output in horizontal lines, as counted by the horizontal sync input. ### **Notes** National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications. For the most current product information visit us at www.national.com. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **BANNED SUBSTANCE COMPLIANCE** National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2. Leadfree products are RoHS compliant. National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560