May 1999 # DS75160A/DS75161A IEEE-488 GPIB Transceivers ### **General Description** This family of high-speed-Schottky 8-channel bi-directional transceivers is designed to interface TTL/MOS logic to the IEEE Standard 488-1978 General Purpose Interface Bus (GPIB). PNP inputs are used at all driver inputs for minimum loading, and hysteresis is provided at all receiver inputs for added noise margin. The IEEE-488 required bus termination is provided internally with an active turn-off feature which disconnects the termination from the bus when $V_{\rm CC}$ is removed. The General Purpose Interface Bus is comprised of 16 signal lines — 8 for data and 8 for interface management. The data lines are always implemented with DS75160A, and the management lines are either implemented with DS75161A in a single-controller system. ### **Features** - 8-channel bi-directional non-inverting transceivers - Bi-directional control implemented with TRI-STATE® output design - Meets IEEE Standard 488-1978 - High-speed Schottky design - Low power consumption - High impedance PNP inputs (drivers) - 500 mV (typ) input hysteresis (receivers) - On-chip bus terminators - $\blacksquare$ No bus loading when $V_{CC}$ is removed - Pin selectable open collector mode on DS75160A driver outputs - Accommodates multi-controller systems # **Connection Diagrams** Top View Order Number DS75160AN or DS75160AWM See NS Package Number M20B or N20A Order Number DS75161AN or DS75161AWM See NS Package Number M20B or N20B TRI-STATE® is a registered trademark of National Semiconductor Corporation. # **Absolute Maximum Ratings** (Note 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage, $V_{CC}$ 7.0V Input Voltage 5.5V Storage Temperature Range $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ Lead Temperature (Soldering, 4 sec.) 260 $^{\circ}\text{C}$ Maximum Power Dissipation (Note 1) at 25°C 1897 mW Molded Package Min Units Max V<sub>CC</sub>, Supply Voltage 4.75 5 25 V T<sub>A</sub>, Ambient Temperature 70 °C I<sub>OL</sub>, Output Low Current Bus 48 mΑ Terminal 16 mΑ Note 1: Derate molded package 15.2 mW/°C above 25°C. ### **Electrical Characteristics** (Notes 3, 4) | Symbol | Parame | eter | | Conditions | Min | Тур | Max | Units | |-------------------|------------------------------------------|--------------|---------------------------------------------------|---------------------------------------|------|-----|------|-------| | V <sub>IH</sub> | High-Level Input Volta | age | | | 2 | | | V | | V <sub>IL</sub> | Low-Level Input Volta | age | | | | | 0.8 | V | | V <sub>IK</sub> | Input Clamp Voltage | | I <sub>I</sub> = -18 mA | | | | -1.5 | V | | V <sub>HYS</sub> | Input Hysteresis | Bus | | | 400 | 500 | | mV | | V <sub>OH</sub> | High-Level | Terminal | I <sub>OH</sub> = -800 | μΑ | 2.7 | 3.5 | | V | | | Output Voltage | Bus (Note 4) | I <sub>OH</sub> = -5.2 | mA | 2.5 | 3.4 | | | | V <sub>OL</sub> | Low-Level | Terminal | I <sub>OL</sub> = 16 m | I <sub>OL</sub> = 16 mA | | | 0.5 | V | | | Output Voltage | Bus | I <sub>OH</sub> = 48 m | A | | 0.4 | 0.5 | | | I <sub>IH</sub> | High-Level | Terminal and | V <sub>I</sub> = 5.5V | | | 0.2 | 100 | μA | | | Input Current | TE, PE, DC, | $V_1 = 2.7V$ | | | 0.1 | 20 | | | I <sub>IL</sub> | Low-Level SC Inputs V <sub>I</sub> = 0.5 | | $V_1 = 0.5V$ | | | -10 | -100 | μA | | | Input Current | | | | | | | | | V <sub>BIAS</sub> | Terminator Bias | | Driver | I <sub>I(bus)</sub> = 0 (No Load) | 2.5 | 3.0 | 3.7 | V | | | Voltage at Bus Port | | Disabled | | | | | | | I <sub>LOAD</sub> | Terminator | | | $V_{I(bus)} = -1.5V \text{ to } 0.4V$ | -1.3 | | | | | | Bus Loading | | | $V_{I(bus)} = 0.4V \text{ to } 2.5V$ | 0 | | -3.2 | | | | Current | Bus | Driver | $V_{I(bus)} = 2.5V \text{ to } 3.7V$ | | | 2.5 | mA | | | | | Disabled | | | | -3.2 | | | | | | | $V_{I(bus)} = 3.7V \text{ to } 5V$ | 0 | | 2.5 | | | | | | | $V_{I(bus)} = 5V \text{ to } 5.5V$ | 0.7 | | 2.5 | | | | | | $V_{CC} = 0V$ | $V_{I(bus)} = 0V \text{ to } 2.5V$ | | | 40 | μA | | $I_{OS}$ | Short-Circuit | Terminal | V <sub>I</sub> = 2V, V <sub>O</sub> = 0V (Note 5) | | -15 | -35 | -75 | mA | | | Output Current | Bus (Note 6) | | | -35 | -75 | -150 | | | I <sub>CC</sub> | Supply Current | DS75160A | Transmit, T | | 85 | 125 | | | | | | | Receive, The | $E = 0.8V, PE = 2V, V_I = 0.8V$ | | 70 | 100 | mA | | | | DS75161A | TE = 0.8V, | $DC = 0.8V, V_I = 0.8V$ | | 84 | 125 | | | C <sub>IN</sub> | Bus-Port | Bus | $V_{CC} = 5V c$ | or $0V$ , $V_I = 0V$ to $2V$ , | | 20 | 30 | pF | | | Capacitance | | f = 1 MHz | | | | | | Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 3: Unless otherwise specified, min/max limits apply across the 0°C to +70°C temperature range and the 4.75V to 5.25V power supply range. All typical values are for T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5.0V. Note 4: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis. Note 5: Only one output at a time should be shorted. Note 6: This characteristic does not apply to outputs on DS75161A that are open collector. # Switching Characteristics (Note 7) $V_{CC} = 5.0V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | From | То | Conditions | DS75160A | | DS75161A | | | DS75162A | | | Units | | |------------------|--------------------------|----------|----------|-------------------------|----------|-----|----------|-----|-----|----------|-----|-----|-------|----| | | | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | 1 | | t <sub>PLH</sub> | Propagation Delay Time, | | | V <sub>L</sub> = 2.3V | | 10 | 20 | | 10 | 20 | | 10 | 20 | ns | | | Low to High Level Output | Terminal | Bus | $R_L = 38.3\Omega$ | | | | | | | | | | | | t <sub>PHL</sub> | Propagation Delay Time, | | | $C_L = 30 pF$ | | 14 | 20 | | 14 | 20 | | 14 | 20 | ns | | | High to Low Level Output | | | Figure 1 | | | | | | | | | | | | t <sub>PLH</sub> | Propagation Delay Time, | | | V <sub>L</sub> = 5.0V | | 14 | 20 | | 14 | 20 | | 14 | 20 | ns | | | Low to High Level Output | Bus | Terminal | $R_L = 240\Omega$ | | | | | | | | | | | | t <sub>PHL</sub> | Propagation Delay Time, | | | $C_L = 30 pF$ | | 10 | 20 | | 10 | 20 | | 10 | 20 | ns | | | High to Low Level Output | | | Figure 2 | | | | | | | | | | | | t <sub>PZH</sub> | Output Enable Time | | | V <sub>I</sub> = 3.0V | | 19 | 32 | | 23 | 40 | | 23 | 40 | ns | | | to High Level | | | $V_L = 0V$ | | | | | | | | | | | | t <sub>PHZ</sub> | Output Disable Time | TE, DC, | | $R_L = 480\Omega$ | | 15 | 22 | | 15 | 25 | | 15 | 25 | ns | | | From High Level | or SC | | $C_L = 15 pF$ | | | | | | | | | | | | | | | | Figure 1 | | | | | | | | | | | | t <sub>PZL</sub> | Output Enable Time | (Note 8) | Bus | V <sub>I</sub> = 0V | | 24 | 35 | | 28 | 48 | | 28 | 48 | ns | | | to Low Level | (Note 9) | | $V_L = 2.3V$ | | | | | | | | | | | | t <sub>PLZ</sub> | Output Disable Time | | | $R_L = 38.3\Omega$ | | 17 | 25 | | 17 | 27 | | 17 | 27 | ns | | | From Low Level | | | C <sub>L</sub> = 15 pF | | | | | | | | | | | | | | | | Figure 1 | | | | | | | | | | | | t <sub>PZH</sub> | Output Enable Time | | | V <sub>I</sub> = 3.0V | | 17 | 33 | | 18 | 40 | | 18 | 40 | ns | | | to High Level | | | $V_L = 0V$ | | | | | | | | | | | | t <sub>PHZ</sub> | Output Disable Time | TE, DC, | | $R_L = 3 k\Omega$ | | 15 | 25 | | 22 | 33 | | 22 | 33 | ns | | | From High Level | or SC | Terminal | $C_{L} = 15 \text{ pF}$ | | | | | | | | | | | | | | | | Figure 1 | | | | | | | | | | | | t <sub>PZL</sub> | Output Enable Time | (Note 8) | | V <sub>I</sub> = 0V | | 25 | 39 | | 28 | 52 | | 28 | 52 | ns | | | to Low Level | (Note 9) | | $V_L = 5V$ | | | | | | | | | | | | t <sub>PLZ</sub> | Output Disable Time | | | $R_L = 280\Omega$ | | 15 | 27 | | 20 | 35 | | 20 | 35 | ns | | | From Low Level | | | $C_L = 15 pF$ | | | | | | | | | | | | | | | | Figure 1 | | | | | | | | | | | | t <sub>PZH</sub> | Output Pull-Up Enable | | | V <sub>I</sub> = 3V | | 10 | 17 | | NA | | | NA | | ns | | | Time (DS75160A Only) | PE | Bus | $V_L = 0V$ | | | | | | | | | | | | t <sub>PHZ</sub> | Output Pull-Up Disable | (Note 8) | | $R_L = 480\Omega$ | | 10 | 15 | | NA | | | NA | | ns | | | Time (DS75160A Only) | | | $C_{L} = 15 \text{ pF}$ | | | | | | | | | | | | | | | | Figure 1 | | | | | | | | | | | Note 7: Typical values are for $V_{CC}$ = 5.0V and $T_A$ = 25°C and are meant for reference only. Note 8: Refer to Functional Truth Tables for control input definition. Note 9: Test configuration should be connected to only one transceiver at a time due to the high current stress caused by the V<sub>I</sub> voltage source when the output connected to that input becomes active. # **Switching Load Configurations** V<sub>C</sub> logic high = 3.0V V<sub>C</sub> logic low = 0V \*C<sub>L</sub> includes jig and probe capacitance FIGURE 1. V<sub>C</sub> logic high = 3.0V V<sub>C</sub> logic low = 0V \*C<sub>L</sub> includes jig and probe capacitance FIGURE 2. # **Connection Diagrams** # **Functional Description** ### DS75160A This device is an 8-channel bi-directional transceiver with one common direction control input, denoted TE. When used to implement the IEEE-488 bus, this device is connected to the eight data bus lines, designated DIO $_1$ –DIO $_8$ . The port connections to the bus lines have internal terminators, in accordance with the IEEE-488 Standard, that are deactivated when the device is powered down. This feature guarantees no bus loading when $V_{\rm CC}$ = 0V. The bus port outputs also have a control mode that either enables or disables the active upper stage of the totem-pole configuration. When this control input, denoted PE, is in the high state, the bus outputs operate in the high-speed totem-pole mode. When PE is in the low state, the bus outputs operate as open collector outputs which are necessary for parallel polling. DS75161A This device is also an 8-channel bi-directional transceiver which is specifically configured to implement the eight management signal lines of the IEEE-488 bus. This device, paired with the DS75160A, forms the complete 16-line interface between the IEEE-488 bus and a single controller instrumentation system. In compliance with the system organization of the management signal lines, the SRQ, NDAC, and NRFD bus port outputs are open collector. In contrast to the DS75160A, these open collector outputs are a fixed configuration. The direction control is divided into three groups. The DAV, NDAC, and NRFD transceiver directions are controlled by the TE input. The ATN, SRQ, REN, and IFC transceiver directions are controlled by the DC input. The EOI transceiver direction is a function of both the TE and DC inputs, as well as the logic level present on the ATN channel. The port connections to the bus lines have internal terminators identical to the DS75160A. # Functional Description (Continued) # **Table of Signal Line Abbreviations** | Signal Line | Mne- | | | |-------------|-------|--------------------|----------| | Classi- | monic | Definition | Device | | fication | | | | | | DC | Direction Control | DS75161A | | Control | PE | Pull-Up Enable | DS75160A | | Signals | TE | Talk Enable | All | | | SC | System Controller | | | Data | B1-B8 | Bus Side of Device | | | I/O Ports | D1-D8 | Terminal Side | DS75160A | | | | of Device | | | | ATN | Attention | | | | DAV | Data Valid | | | | EOI | End or Identify | | | Management | IFC | Interface Clear | DS75161A | | Signals | NDAC | Not Data Accepted | | | | NRFD | Not Ready for Data | | | | REN | Remote Enable | | | | SRQ | Service Request | | # **Logic Diagrams** # DS75160A Note 2: — Denotes receiver Note 3: Driver and receiver outputs are totem-pole configurations Note 4: The driver outputs of DS75160A can have their active pull-ups disabled by switching the PE input plin 11) to the logic low state. This mode configures the outputs as open collector. # Logic Diagrams (Continued) Note 1: Denotes driver Note 2: Denotes receiver Note 3: Symbol "OC" specifies open collector output Note 4: Driver and receiver outputs that are not specified "OC" are totem-pole configurations DS005804- # **Switching Waveforms** # Transmit Propagation Delays TERMINAL\* 3.9V 1.5V 1. # Switching Waveforms (Continued) # Receive Propagation Delays 3.0V 1.5V TERMINAL (0UTPUT) OV DS005804-11 # Terminal Enable/Disable Times ### Bus Enable/Disable Times \*Input signal: f = 1.0 MHz, 50% duty cycle, $t_{\rm f}$ = $t_{\rm f} \leq$ 5 ns # **Performance Characteristics** ### **Bus Port Load Characteristics** Refer to Electrical Characteristics table # **Functional Truth Tables** # DS75160A | | ol Input | Data Transceivers | | | | | | |-------|----------|-------------------|------------------------|--|--|--|--| | TE PE | | Direction | Bus Port Configuration | | | | | | Н | Н | Т | Totem-Pole Output | | | | | | Н | L | Т | Open Collector Output | | | | | | L X | | R | Input | | | | | # **DS75161A** | Control Input Level | | | Transceiver Signal Direction | | | | | | | | | |---------------------|----|------|------------------------------|-----|-----|-----|-----|------|------|-----|--| | TE | DC | ATN* | | EOI | REN | IFC | SRQ | NRFD | NDAC | DAV | | | Н | Н | | R | | R | R | Т | R | R | Т | | | Н | L | | Т | | Т | Т | R | R | R | Т | | | L | Н | | R | | R | R | Т | Т | Т | R | | | L | L | | Т | | Т | Т | R | Т | Т | R | | | Н | Х | Н | | Т | | | | | | | | | L | X | Н | | R | | | | | | | | | X | Н | L | | R | | | | | | | | | X | L | L | | Т | | | | | | | | www.national.com H = High level input L = Low level input X = Don't care T = Transmit, i.e., signal outputted to bus R = Receive, i.e., signal outputted to terminal \*The ATN signal level is sensed for internal multiplex control of EOI transmission direction logic. ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) Molded Dual-In-Line Package (N) Order Number DS75160AN or DS75161AN NS Package Number N20A ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507