June 1999 # **DS3650** # **Quad Differential Line Receivers** ## **General Description** The DS3650 is TTL compatible quad high speed circuits intended primarily for line receiver applications. Switching speeds have been enhanced over conventional line receivers by the use of Schottky technology, and TRI-STATE® strobing is incorporated offering a high impedance output state for bussed organizations. The DS3650 has active pull-up outputs and offers a TRI-STATE strobe. ### **Features** - High speed - TTL compatible - Input sensitivity: ±25 mV - TRI-STATE outputs for high speed busses - Standard supply voltages: ±5V - Pin and function compatible with MC3450 ## **Connection Diagram** ### **Dual-In-Line Package** Top View Order Number DS3650M or DS3650N See NS Package Number M16A or N16A For Complete Military 883 Specifications, see RETS Data Sheet. | Input | Strobe | Output<br>DS3650 | |-----------------------------------------------|--------|------------------| | | | | | $V_D \ge 25 \text{ mV}$ | L | Н | | | Н | Open | | $-25 \text{ mV} \le V_{ID} \le 25 \text{ mV}$ | L | X | | | Н | Open | | $V_{ID} \le -25 \text{ mV}$ | L | L | | | Н | Open | L = Low Logic State Open = TRI-STATE H = High Logic State X = Indeterminate State #### Wired "OR" Data Selecting Using TRI-STATE Logic TRI-STATE® is a registered trademark of National Semiconductor Corporation. ## **Absolute Maximum Ratings** (Note 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. | Power Supply Voltages | | |---------------------------------------------------------------------------------------------------|----------------------| | $V_{CC}$ | +7.0 V <sub>DC</sub> | | V <sub>EE</sub> | -7.0 V <sub>DC</sub> | | Differential-Mode Input Signal Voltage | | | Range, V <sub>IDR</sub> | $\pm 6.0 V_{DC}$ | | $ \begin{array}{c} \text{Common-Mode Input Voltage Range,} \\ \text{V}_{\text{ICR}} \end{array} $ | ±5.0 V <sub>DC</sub> | | Strobe Input Voltage, VI(S) | 5.5 V <sub>DC</sub> | | Storage Temperature Range | -65°C to +150°C | | Lead Temperature<br>(Soldering, 4 seconds) | 260°C | | Maximum Power Dissipation (Note 1) | | at 25°C Cavity Package 1509 mW Molded DIP Package 1476 mW SO Package 1051 mW ### **Operating Conditions** | | Min | Max | Units | |---------------------------------------|-------|-------|----------| | Supply Voltage, V <sub>CC</sub> | 4.75 | 5.25 | $V_{DC}$ | | Supply Voltage, V <sub>EE</sub> | -4.75 | -5.25 | $V_{DC}$ | | Operating Temperature, T <sub>A</sub> | 0 | +70 | °C | | Output Load Current, I <sub>OL</sub> | | 16 | mA | | Differential-Mode Input | | | | | Voltage Range, V <sub>IDR</sub> | -5.0 | +5.0 | $V_{DC}$ | | Common-Mode Input | | | | | Voltage Range, V <sub>ICR</sub> | -3.0 | +3.0 | $V_{DC}$ | | Input Voltage Range | | | | | Input to GND, VIR | -5.0 | +3.0 | $V_{DC}$ | | | | | | Note 1: Derate cavity package 10.1 mW/°C above 25°C; derate molded DIP package 11.8 mW/°C above 25°C; derate SO package 8.41 mW/°C above 25°C. ### **Electrical Characteristics** (Notes 3, 4) ( $V_{CC}$ = 5.0 $V_{DC}$ , $V_{EE}$ = -5.0 $V_{DC}$ , Min $\leq$ $T_{A}$ $\leq$ Max, unless otherwise noted) | Symbol | Parameter | Cond | Conditions | | Тур | Max | Units | |--------------------|------------------------------------------|-----------------------------|--------------------------------------|-----|-----|-------|-------| | V <sub>IS</sub> | Input Sensitivity, (Note 6) | | | | | | | | | (Common-Mode Voltage Range = | Min ≤ V <sub>CC</sub> ≤ Max | | | | ±25.0 | mV | | | $-3V \le V_{IN} \le 3V$ | Min ≥ V <sub>EE</sub> ≥ Max | | | | | | | I <sub>IH(I)</sub> | High Level Input Current to | (Figure 5) | (Figure 5) | | | 75 | μΑ | | | Receiver Input | | | | | | | | I <sub>IL(I)</sub> | Low Level Input Current to | (Figure 6) | | | | -10 | μΑ | | | Receiver Input | | | | | | | | I <sub>IH(S)</sub> | High Level Input Current to Strobe Input | (Figure 3) | V <sub>IH(S)</sub> = 2.4V | | | 40 | μΑ | | | | | V <sub>IH(S)</sub> = V <sub>CC</sub> | | | 1 | mA | | I <sub>IL(S)</sub> | Low Level Input Current to Strobe Input | | V <sub>IH(S)</sub> = 0.4V | | | -1.6 | mA | | V <sub>OH</sub> | High Level Output Voltage | (Figure 1) | | 2.4 | | | V | | V <sub>OL</sub> | Low Level Output Voltage | (Figure 1) | | | | 0.45 | V | | Ios | Short-Circuit Output Current (Note 5) | (Figure 4) | | -18 | | -70 | mA | | I <sub>OFF</sub> | Output Disable Leakage Current | (Figure 7) | | | | 40 | μΑ | | I <sub>CCH</sub> | High Logic Level Supply Current | (Figure 2) | | | 45 | 60 | mA | | | from V <sub>CC</sub> | | | | | | | | I <sub>EEH</sub> | High Logic Level Supply Current | (Figure 2) | | | -17 | -30 | mA | | | from V <sub>EE</sub> | | | | | | | Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 3: Unless otherwise specified, min/max limits apply across the 0°C to +70°C range for the DS3650. All typical values are for T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V and V<sub>EE</sub> = -5V Note 4: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. Note 5: Only one output at a time should be shorted. Note 6: A parameter which is of primary concern when designing with line receivers is, what is the minimum differential input voltage required as the receiver input terminals to guarantee a given output logic state. This parameter is commonly referred to as threshold voltage. It is well known that design considerations of threshold voltage are plagued by input offset currents, bias currents, network source resistances, and voltage gain. As a design convenience, the DS3650 is specified to a parameter called input sensitivity (V<sub>IS</sub>). This parameter takes into consideration input offset currents and bias currents and guarantees a minimum input differential voltage to cause a given output logic state with respect to a maximum source impedance of 200Ω at each input. www.national.com # Switching Characteristics $(V_{CC} = 5 V_{DC}, V_{EE} = -5 V_{DC}, T_A = 25^{\circ}C$ unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------|------------|-----|-----|-----|-------| | t <sub>PHL(D)</sub> | High-to-Low Logic Level Propagation | | | 21 | 25 | | | | Delay Time (Differential Inputs) | (Figure 8) | | 21 | 25 | ns | | t <sub>PLH(D)</sub> | Low-to-High Logic Level Propagation | | | 20 | 25 | ns | | | Delay Time (Differential Inputs) | | | 20 | 25 | 115 | | t <sub>POH(S)</sub> | TRI-STATE to High Logic Level | | | 16 | 21 | ns | | | Propagation Delay Time (Strobe) | | | | | | | t <sub>PHO(S)</sub> | High Logic Level to TRI-STATE | | | 7 | 18 | ns | | | Propagation Delay Time (Strobe) | (Figure 9) | | | | | | t <sub>POL(S)</sub> | TRI-STATE to Low Logic Level | | | 19 | 27 | ns | | | Propagation Delay Time (Strobe) | | | | | | | t <sub>PLO(S)</sub> | Low Logic Level to TRI-STATE | | | 14 | 29 | ns | | | Propagation Delay Time (Strobe) | | | | | | # **Electrical Characteristic Test Circuits** DS005782- | | V1 | V2 | V3 | V4 | l <sub>1</sub> | |-----------------|---------|---------|-------|-------|----------------| | V <sub>OH</sub> | +2.975V | +3.0V | +3.0V | GND | -0.4 mA | | | -3.0V | -2.975V | GND | -3.0V | -0.4 mA | | V <sub>OL</sub> | +3.0V | +2.975V | GND | +3.0V | +16 mA | | | -2.975V | -3.0V | -3.0V | GND | +16 mA | Channel A shown under test. Other channels are tested similarly. FIGURE 1. $\rm V_{OH}$ and $\rm V_{OL}$ FIGURE 2. $\rm I_{CCH}$ and $\rm I_{EEH}$ FIGURE 3. $I_{\text{IH(S)}}$ and $I_{\text{IL(S)}}$ ### (Continued) **Note:** Channel A shown under test, other channels are tested similiarly. Only one output shorted at a time. ### FIGURE 4. I<sub>os</sub> Note: Channel A(–) shown under test, other channels are tested similarly. Devices are tested with V1 from 3V to -3V. # FIGURE 5. I<sub>IH</sub> Note: Channel A(-) shown under test, other channels are tested similarly. Devices are tested with V1 from 3V to -3V. FIGURE 6. I<sub>IL</sub> Note: Output of Channel A shown under test, other outputs are tested similarly for V1 = 0.4V and 2.4V. FIGURE 7. I<sub>OFF</sub> # **AC Test Circuits and Switching Time Waveforms** Note. $E_{IN}$ waveform characteristics: $t_{TLH}$ and $t_{THL} \le 10$ ns measured 10% to 90% PRR = 1 MHz Duty Cycle = 50% Note. Output of Channel B shown under test, other channels are tested similarly. S1 at "B" for DS1650/DS3650 $\rm C_L=50~pF$ total for DS3650 FIGURE 8. Receiver Propagation Delay $t_{\mathsf{PLH}(\mathsf{D})}$ and $t_{\mathsf{PHL}(\mathsf{D})}$ www.national.com ### (Continued) Note. Output of Channel B shown under test, other channels are tested similiarly. | | V1 | V2 | S1 | S2 | CL | |---------------------|-----|-----|--------|--------|-------| | | | | | _ | | | t <sub>PLO(S)</sub> | 100 | GND | Closed | Closed | 15 pF | | | mV | | | | | | t <sub>POL(S)</sub> | 100 | GND | Closed | Open | 50 pF | | | mV | | | · | - | | t <sub>PHO(S)</sub> | GND | 100 | Closed | Closed | 15 pF | | 1110(0) | | mV | | | | | t <sub>POH(S)</sub> | GND | 100 | Open | Closed | 50 pF | | . (-) | | mV | | | | $C_L$ includes jig and probe capacitance. $E_{\rm IN}$ waveform characteristics: $t_{TLH}$ and $t_{THL} \le 10$ ns measured 10% to 90% PRR = 1 MHz Duty Cycle = 50% FIGURE 9. Strobe Propagation Delay $t_{\rm PLO(S)},\,t_{\rm POL(S)},\,t_{\rm PHO(S)}$ and $t_{\rm POH(S)}$ www.national.com 8 ### SO Package (M) Order Number DS3650M NS Package Number M16A N16A (REV E) Molded Dual-In-Line Package (N) Order Number DS3650N NS Package Number N16A ### **Notes** ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507