# CLC505 High Speed, Programmable Supply Current, Monolithic Op Amp # **General Description** The CLC505 is a monolithic, high speed op amp with a unique combination of high performance, low power consumption, and flexibility of application. The supply current is programmable over a 10 to 1 continuous range with a single resistor, $R_{\rm p}$ . This feature enables the amplifier to be used in a wide variety of high performance applications. Typical performance at any supply current is exceptional: | Parameter | Supply Current (I <sub>CC</sub> ) | Units | | | |----------------|-----------------------------------|-------|-----|--------| | | 9mA | 3.4mA | 1mA | | | -3dB Bandwidth | 150 | 100 | 50 | MHz | | Settling Time | 12 | 14 | 35 | nsec | | Slew Rate | 1700 | 1200 | 800 | V/µsec | | Output Current | 45 | 25 | 7 | mA | The CLC505's combination of high performance, low power consumption, and large signal performance makes the CLC505 ideal for a wide variety of remote site equipment applications, such as battery powered test instrumentation and communications gear. Some other power applications are video switching matrices, ATE, and phased-array radar systems. The CLC505 has been designed for ease of use and has been specified to ensure design confidence and final system predictability. The product performance is specified for 1mA, 3mA ad 9mA supply current. The CLC505 is available in 8-pin Dip SOIC packages offered for the industrial temperature range. Enhanced Solutions (Military/Aerospace) SMD Number: contact factory Space level versions also available. For more information, visit http://www.national.com/mil # **Features** - 10mW power consumption with 50MHz BW - Single resistor programming of supply current - 3.4mA I<sub>CC</sub> provides 100MHz bandwidth and 14ns settling (0.05%) - Fast disable capability - 0.04% differential gain at I<sub>CC</sub> = 3.4mA - 0.06% differential phase at I<sub>CC</sub> = 3.4mA # **Applications** - Low power battery applications - Remote site instrumentation - Mobile communications gear - Video switching matrix - Phased-array radar ### Large-Signal Pulse Response # **Connection Diagram** # **Ordering Information** | Package | Temperature Range<br>Industrial | Part Number | Package<br>Marking | NSC<br>Drawing | |--------------------|---------------------------------|-------------|--------------------|----------------| | 8-pin plastic DIP | –40°C to +85°C | CLC505AJP | CLC505AJP | N08E | | 8-pin plastic SOIC | –40°C to +85°C | CLC505AJE | CLC505AJE | M08A | # **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) ±7V I<sub>OUT</sub> Output is short circuit protected to ground, but maximum reliability will be maintained if I<sub>OUT</sub> does not exceed... exceed... 60mA Common Mode Input Voltage $\pm V_{CC}$ Differential Input Voltage 10V Junction Temperature +150°C Operating Temperature -40°C to +85°C Storage Temperature Range -65°C to +150°C Lead Solder Duration (+300°C) 10 sec ESD rating (human body model) 2000V # **Operating Ratings** Thermal Resistance (SOIC) $\theta_{JC}$ 60°C/W $\theta_{JA}$ 140°C/W # **Electrical Characteristics** $A_V$ = +6, $V_{CC}$ = ±5V, $R_f$ = 1000 $\Omega$ , $C_p$ = 100pF; unless specified | Symbol | Parameter | Conditions | Тур | Max/Min Ratings | | (Note 2) | Units | |---------------------|------------------------------------------|---------------------------------------|-------|-----------------|-------|----------|--------------| | Ambient Temperature | | CLC505AJ | +25°C | -40°C | +25°C | +85°C | | | Frequenc | y Domain Response | | | | | | | | SSBW | -3dB Bandwidth | V <sub>OUT</sub> <2V <sub>PP</sub> | 150 | >115 | >115 | >100 | MHz | | LSBW | -3dB Large Signal | $V_{OUT} < 5V_{PP}$ | 135 | >95 | >95 | >80 | MHz | | | Gain Flatness | $V_{OUT} < 2V_{PP}$ | | | | | | | GFPL | Peaking | <25/20/10MHz (Note 7) | 0 | <0.4 | <0.3 | <0.4 | dB | | GFPH | Peaking | >25/20/10MHz (Note 7) | 0 | <0.6 | <0.5 | <0.6 | dB | | GFR | Rolloff | <50/40/20MHz (Note 7) | 0.2 | <1.0 | <1.0 | <1.3 | dB | | LPD | Linear Phase Deviation | DC to 50/40/20MHz (Note 7) | 0.6 | <1.0 | <1.0 | <1.2 | deg | | Time Don | nain Response | | | | | • | | | TRS | Rise and Fall Time | 2V Step | 2.3 | <3.0 | <3.0 | <3.5 | ns | | TRL | | 5V Step | 2.6 | <3.7 | <3.7 | <4.4 | ns | | TSP | Settling time to 0.1/0.05/0.05% (Note 7) | 2V Step | 12 | <16 | <16 | <16 | ns | | OS | Overshoot | 2V Step | 5 | <15 | <12 | <15 | % | | SR | Slew Rate (A <sub>V</sub> +2) | | 1700 | >1000 | >1200 | >1200 | V/µs | | Distortion | And Noise Response | | , | | | | l . | | HD2 | 2nd Harmonic Distortion | 2V <sub>PP</sub> ,20/10/5MHz (Note 7) | -50 | <-40 | <-45 | <-45 | dBc | | HD3 | 3rd Harmonic Distortion | 2V <sub>PP</sub> ,20/10/5MHz (Note 7) | -65 | <-55 | <-55 | <-55 | dBc | | | Equivalent Input Noise | | | | | | | | SNF | Noise Floor | >1MHz | -156 | <-154 | <-154 | <-153 | dBm<br>(1Hz) | | INV | Integrated Noise | 1MHz to 200/200/100MHz<br>(Note 7) | 50 | <65 | <65 | <70 | μV | | DG | Differential Gain (Note 6) | | 0.04 | - | - | - | % | | DP | Differential Phase (Note 6) | | 0.06 | - | - | - | deg | | Static, DO | Performance | | 1 | 1 | | | | | VIO | Input Offset Voltage (Note 3) | | 2 | <±12.8 | <±8.0 | <±14 | mV | | DVIO | Average Temperature Coefficient | | 30 | <±50 | - | <±50 | μV/°C | | IBN | Input Bias Current (Note 3) | Non Inverting | 8 | <±36 | <±18 | <±18 | μA | | DIBN | Average Temperature Coefficient | | 80 | <±225 | - | <±100 | nA/°C | | IBI | Input Bias Current (Note 3) | Inverting | 10 | <±60 | <±38 | <±40 | μA | | DIBI | Average Temperature Coefficient | | 80 | <±275 | - | <±125 | nA/°C | | PSRR | Power Supply Rejection Ratio | | 50 | >45 | >48 | >45 | dB | | CMRR | Common Mode Rejection Ratio | | 50 | >45 | >48 | >45 | dB | # **Electrical Characteristics** (Continued) $\rm A_{V}$ = +6, $\rm V_{CC}$ = ±5V, $\rm R_{f}$ = 1000 $\Omega$ , $\rm C_{p}$ = 100pF; unless specified | Symbol | Parameter | Conditions | Тур | Max/Min Ratings (Note 2) | | (Note 2) | Units | | | |------------|---------------------------|-----------------------|------|--------------------------|-------|----------|-------|--|--| | Static, DC | Static, DC Performance | | | | | | | | | | ICC | Supply Current (Note 3) | No Load, Quiescent | 9 | <11 | <11 | <12 | mA | | | | Miscellan | Miscellaneous Performance | | | | | | | | | | RIN | Non-Inverting Input | Resistance | 1200 | >400 | >800 | >1600 | kΩ | | | | CIN | | Capacitance | 1 | <2 | <2 | <2 | pF | | | | RO | Output Impedence | At DC | 0.2 | <1.2 | <0.3 | <0.2 | ohm | | | | VO | Output Voltage Range | No Load | ±3.3 | >±2.8 | >±3.0 | >±3.0 | V | | | | CMIR | Common Mode Input Range | For Rated Performance | ±2.2 | >±1.5 | >±1.8 | >±2.0 | V | | | | Ю | Output Current | -40°C to +85°C | ±45 | >±20 | >±36 | >±36 | mA | | | # **Electrical Characteristics** $A_V$ = +6, $V_{CC}$ = ±5V, $R_f$ = 1000 $\Omega$ , $C_P$ = 100pF; unless specified | | SUPPLY CURRENT I <sub>CC</sub> (TYP) = 3.4mA $R_p = 100k\Omega$ , $R_L = 500\Omega$ | | | SUPPLY CURRENT I <sub>CC</sub> (TYP) = 1mA<br>$R_p = 300k\Omega$ , $R_L = 1000\Omega$ | | | | l | | |--------|-------------------------------------------------------------------------------------|--------|--------------|---------------------------------------------------------------------------------------|-------|--------|--------------|--------|-------| | Symbol | Тур | Ma | x & Min Rati | ngs | Тур | Ma | x & Min Rati | ngs | Units | | | +25°C | -40°C | +25°C | +85°C | +25°C | -40°C | +25°C | +85°C | | | SSBW | 100 | >80 | >80 | >65 | 50 | >30 | >35 | >30 | MHz | | LSBW | 80 | >50 | >50 | >40 | 33 | -1 | >20 | >18 | MHz | | GFPL | 0 | <0.3 | <0.2 | <0.3 | 0 | <0.2 | <0.1 | <0.2 | dB | | GFPH | 0 | <0.5 | <0.4 | <0.5 | 0 | <0.3 | <0.2 | <0.3 | dB | | GFR | 0.2 | <1.0 | <1.0 | <1.3 | 0.5 | <1.0 | <1.0 | <1.3 | dB | | LPD | 0.5 | <1.0 | <1.0 | <1.2 | 0.2 | <0.5 | <0.5 | <1.0 | deg | | TRS | 3.5 | <4.4 | <4.4 | <5.4 | 7 | <12 | <10 | <12 | ns | | TRL | 4.4 | <7.0 | <7.0 | <8.8 | 9 | -1 | <18 | <20 | ns | | TSP | 14 | <22 | <22 | <22 | 35 | <70 | <60 | <60 | ns | | OS | 2 | <12 | <10 | <12 | 0 | <8 | <5 | <8 | % | | SR | 1200 | >700 | >800 | >800 | 800 | >500 | >600 | >600 | V/µs | | HD2 | -55 | <-40 | <-45 | <-45 | -55 | <-40 | <-45 | <-45 | dBc | | HD3 | -65 | <-55 | <-55 | <-55 | -65 | <-55 | <-55 | <-55 | dBc | | SNF | -155 | <-153 | <-153 | <-152 | -152 | <-150 | <-150 | <-149 | dBm | | | | | | | | | | | (1Hz) | | INV | 56 | <70 | <70 | <80 | 55 | <70 | <70 | <80 | μV | | DG | 0.04 | - | _ | - | 0.1 | _ | _ | - | % | | DP | 0.06 | - | _ | - | 0.1 | - | _ | - | deg | | VIO | 3 | <±11.8 | <±7.0 | <±13 | 3 | <±13.0 | <±7.0 | <±14.5 | mV | | DVIO | 40 | <±60 | - | <±60 | 50 | <±75 | - | <±75 | μV/°C | | IBN | 2 | <±12 | <±6 | <±6 | 1 | <±5.0 | <±2.5 | <±2.5 | μΑ | | DIBN | 30 | <±75 | ı | <±50 | 10 | <±32 | - | <±30 | nA/°C | | IBI | 4 | <±22 | <±14 | <±15 | 2 | <±10.0 | <±7.0 | <±8.0 | μΑ | | DIBI | 40 | <±100 | ı | <±60 | 20 | <±38 | ı | <±35 | nA/°C | | PSRR | 50 | >45 | >48 | >45 | 50 | >45 | >48 | >45 | dB | | CMRR | 50 | >45 | >48 | >45 | 50 | >45 | >48 | >45 | dB | | ICC | 3.4 | <3.8 | <3.8 | <4.2 | 1.0 | <1.4 | <1.3 | <1.4 | mA | | RIN | 3000 | >1000 | >2000 | >4000 | 7500 | >2500 | >5000 | >10000 | kΩ | | CIN | 1 | <2 | <2 | <2 | 1 | <2 | <2 | <2 | pF | | RO | 0.2 | <1.6 | <0.5 | <0.2 | 0.5 | <3.0 | <1.0 | <0.5 | Ω | | VO | ±3.3 | >±2.8 | >±2.7 | >±3.0 | ±3.3 | >±2.5 | >±3.0 | >±3.0 | V | | CMIR | ±2.2 | >±1.5 | >±1.8 | >±2.0 | ±2.2 | >±1.5 | >±1.8 | >±2.0 | V | # **Electrical Characteristics** (Continued) $A_V$ = +6, $V_{CC}$ = ±5V, $R_f$ = 1000 $\Omega$ , $C_P$ = 100pF; unless specified | | SUPPLY CURRENT I <sub>CC</sub> (TYP) = 3.4mA $R_p = 100k\Omega$ , $R_L = 500\Omega$ | | | | SUPP | LY CURREN $R_p = 300 k\Omega$ | T I <sub>CC</sub> (TYP) =<br>, R <sub>L</sub> =1000Ω | = 1mA | | |----|-------------------------------------------------------------------------------------|------|------|------|------|-------------------------------|------------------------------------------------------|-------|----| | IO | ±25 | >±10 | >±18 | >±18 | ±7 | >±3.0 | >±5 | >±5 | mA | | IO | ±25 | >±9 | >±18 | >±18 | ±7 | >±2.5 | >±5 | >±5 | mA | **Note 1:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation. Note 2: Max/min ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. Note 3: AJ-level: spec. is 100% tested at +25°C = 3.4mA & parameter is 100% @25°C in die form @ I<sub>CC</sub>= 1mA, 3.4mA and 9mA. Note 4: Not applicable due to output current limitations. Note 5: See Text on the back page of data sheet. Note 6: Differential gain and phase is characterized with a 1V<sub>PP</sub> equivalent video signal, 0-100 IRE<sub>PP</sub>, 40IRE<sub>pp</sub>, and 0IRE = 0V at the load resistor and 3.58 MHz. Note 7: xx/yy/zz MHz indicates that the CLC505 is specified at xxMHz for $I_{CC} = 9mA$ , yyMHz for $I_{CC} = 3.4mA$ , and zzMHz for $I_{CC} = 1$ mA. #### Conditions are different for the three supply currents: | I <sub>cc</sub> | $R_L$ | R <sub>out</sub> | A <sub>V</sub> | |-----------------|------------|------------------|----------------| | 9mA | $75\Omega$ | 75Ω | +2 | | 3.4mA | 500Ω | 0Ω | +6 | | 1mA | 1000Ω | 0Ω | +6 | # **Typical Performance Characteristics** ( $T_A = 25^{\circ}C$ , $A_V = +6$ , $V_{CC} = \pm 5V$ , $R_f = 1000\Omega$ , $V_H = +3V$ , $C_p = 100pF$ ) $\mbox{I}_{\mbox{\footnotesize CC}}$ 9mA, $\mbox{R}_{\mbox{\footnotesize L}}$ 250 $\!\Omega$ Non-Inverting Gain Circuit $\mbox{I}_{\mbox{\scriptsize CC}}$ 3.4mA, $\mbox{R}_{\mbox{\scriptsize L}}$ 500 $\Omega$ Non-Inverting Gain Circuit Frequency (MHz) DS012755-2 # $\mbox{I}_{\mbox{\footnotesize CC}}$ 1mA, $\mbox{R}_{\mbox{\footnotesize L}}$ 1000 $\!\Omega$ Non-Inverting Gain Circuit # **Inverting Frequency Response** #### DS012755-4 # **Inverting Frequency Response** # **Inverting Frequency Response** ### Large Signal Frequency Response ### Large Signal Frequency Response # Large Signal Frequency Response ### **Equivalent Input Noise** # **Equivalent Input Noise** # **Equivalent Input Noise** # **CMRR** and **PSRR** # CMRR and PSRR #### **CMRR and PSRR** $I_{CC}$ 9mA, $R_L$ 250 $\Omega$ 2nd Harmonic Distortion $I_{CC}$ 34mA, $R_L$ 500 $\Omega$ 2nd Harmonic Distortion $\mbox{I}_{\mbox{\footnotesize CC}}$ 1mA, $\mbox{R}_{\mbox{\footnotesize L}}$ 1000 $\Omega$ 2nd Harmonic Distortion #### 3rd Harmonic Distortion #### 3rd Harmonic Distortion ### 3rd Harmonic Distortion ### Bandwidth vs. Load Capacitance ### Bandwidth vs. Load Capacitance ### Bandwidth vs. Load Capacitance # Recommended R<sub>S</sub> vs. Load Capacitance # Recommended R<sub>S</sub> vs. Load Capacitance ### Recommended R<sub>S</sub> vs. Load Capacitance ### **Settling Time** **Settling Time** **Settling Time** $\mbox{I}_{\mbox{\footnotesize CC}}$ 9mA, $\mbox{R}_{\mbox{\footnotesize L}}$ 250 $\!\Omega$ Small-Signal Pulse Response ${ m I_{CC}}$ 34mA, ${ m R_L}$ 500 $\Omega$ Small-Signal Pulse Response DS012755-35 $I_{\text{CC}}$ 1mA, R $_{\text{L}}$ 1000 $\!\Omega$ Small-Signal Pulse Response # Large-Signal Pulse Response Large-Signal Pulse Response Large-Signal Pulse Response I <sub>CC</sub> vs. R<sub>P</sub> I <sub>CC</sub> vs. I<sub>P</sub> # Bandwidth vs. I<sub>CC</sub> # Maximum Output Current vs. I<sub>CC</sub> # Offset Voltage vs. I<sub>CC</sub> # Slew Rate vs. I<sub>CC</sub> # Non-Inverting Bias Current vs. I<sub>CC</sub> # Inverting Bias Current vs. I<sub>CC</sub> ### Differential Gain and Phase vs. Load # **Application Information** FIGURE 1. Recommended Non-Inverting Gain Circuit FIGURE 2. Recommended Inverting Gain Circuit ### Description The CLC505 is a programmable-supply current, current-feedback operational amplifier. Supply current and consequently dynamic performance can be easily adjusted by selecting the value of a single external resistor ( $R_{\rm p}$ ). # Application Information (Continued) #### Selecting an Operating Point The operating point is determined by the supply current, which in turn is determined by current $(I_p)$ flowing out of pin 8. As the supply current is reduced the following effects will be observed: | | Effect as I <sub>CC</sub> | |--------------------|---------------------------| | Specification | Decreases | | Bandwidth | Decreases | | Rise TIme | increases | | Output Drive | Decreases | | Input Bias Current | Decreases | | Input Impedance | Increases (see | source impedance discussion) Both the specification pages and the plot pages illustrate these effects to help make the supply current vs. performance tradeoff. Performance is specified and tested at $I_{\rm CC}$ =1mA, 3.4mA, and 9mA as indicated in the datasheet. (Note some test conditions and especially the load resistance are different for the three supply current settlings.) The performance plots show typical performance for all three supply currents levels. When making the supply current vs. performance tradeoff, it is first a good idea to see if one of the standard operating points ( $I_{\rm CC}=9$ mA, 3.4mA, or 1mA) fits the application. If it does, performance guaranteed on the specification pages will apply directly to your application. In addition, the value of $R_{\rm p}$ may be obtained directly from the specification page. # The following discussion will assist in selecting $I_{CC}$ for applications that cannot operate at one of the specified supply current settlings. Use the typical performance plots for critical specifications to select the best $I_{\rm CC}.$ Now interpolate between the values of $I_{\rm CC}$ in the plots & specification tables to estimate the max/min values in the application. From the selected value of $I_{CC}$ the "programming current" $(I_p)$ may be easily calculated: $$I_{P} = I_{CC} / 39$$ The plot of $I_{CC}$ vs $I_p$ in the plot pages shows this relationship graphically. Knowing $I_p$ leads to a direct calculation of $R_p$ . $$R_p = [(+V_{PP}-1.6)-V_n]/I_p$$ $$R_p=8.4/I_p$$ (for +V<sub>CC</sub>=+5V and $V_n$ =-5V) $V_n$ is the voltage externally applied to $R_p.$ (Throughout the data sheet and in most applications, $V_n$ and $-V_{\rm CC}$ are –5V.) The term (+V $_{\rm CC}$ -1.6V) is the voltage at pin 8. Now standard $V_{\rm CC}$ , $V_{\rm EE}$ and $R_{\rm p}$ does not have to be connected to $-V_{\rm CC}$ . In applications where non-standard supply voltages are used or when there is a need to power down the op amp via digital logic control. The value of $R_{\rm p}$ is adjusted accordingly. First, an operating point needs to be determined from the plots & specifications as discussed above. From this, $I_p$ is obtained. $I_p$ , in concert with the available $V_n$ determines $R_p$ . #### Example An application requires that $V_{\rm CC}$ = ±3V and performance in the 1mA operating point range. The required $I_{\rm p}$ can therefore be determined as follows: $$I_p = 26 \mu A$$ $R_{\rm p}$ is connected from pin 8 to –V $_{\rm CC}$ and V $_{\rm CC}$ =+/-3V. Now calculate $R_{\rm p}$ under new conditions: $$\begin{aligned} R_p &= [(+V_{CC} - 1.6V) - (-V_{CC})]/I_p \\ R_p &= [(+3V - 1.6V) - (-3V)]/26\mu A \\ R_p &= 169k\Omega \end{aligned}$$ The CLC505 will have performance similar to $R_{\rm p}=300 k\Omega$ shown on the datasheet, but with 40% less power dissipation due to the reduced supply voltages. (The op amp will also have a more restricted common-mode range and output swing.) This calculation is approximate and a prudent design would include substantial performance margin for max/min limits #### **Dynamic Shutdown Capability** The CLC505 may be powered on and off very quickly by controlling the voltage applied to $R_{\rm p}$ . If $R_{\rm p}$ is connected between pin 8 and the output of a CMOS gate powered from $\pm 5{\rm V}$ supplies, the gate can be used to turn the amplifier on and off. This is shown in *Figure 3* below: FIGURE 3. Dynamic Control of Power Consumption When the gate output is switched from high to low, the CLC505 will turn on. In the off state, the supply current typically reduces to 0.2mA or less. The speed with which the CLC505 turns on or off is limited by the capacitance at pin 8. To improve switching time, a speed up capacitor from the gate output to pin 8 is recommended. The value of this capacitor will depend on the total capacitance connected to pin 8 and is best established experimentally. Turn-on and turn-off times of 100ns to 200ns are achievable with ordinary CMOS gates. #### Example: An open collector logic device is used to dynamically control the power dissipation of the circuit. Here, the desired connection for $R_{\rm p}$ is from pin 8 to the open collector logic device. FIGURE 4. Controlling Power on State with TTL Logic When the logic gate goes low, the CLC505 is turned on. Performance desired is that given for $I_{\rm CC}=3.4 {\rm mA}$ under standard conditions. From the $I_{\rm CC}$ vs. $I_p$ plot, $I_p=84 {\mu}{\rm A}$ . Then calculating $R_p$ : $$R_p = [(+V_{CC}-1.6V)-(V_n)]/I_p$$ $R_p = [(+5V-1.6V)-(0)]84\mu A$ $R_n = 40k\Omega$ # **Application Information** (Continued) #### Slew Rate The rapid turn on and off ability of the CLC505 is not recommended for signal isolation applications (such as multiplexing). While the power dissipation of the amplifier drops in the off state, the amplifier may still have some gain at low frequencies. Causing feed through in multiplex application. The performance desired is that given for $I_{CC}=3.4 mA$ under standard conditions. From the $I_{CC}$ vs. $I_p$ plot, $I_p{=}84 \mu A.$ Is obtained now calculating $R_p$ : Slew rate limiting is a nonlinear response which occurs in amplifiers when the output voltage swing cannot change as rapidly as the applied input signal. The CLC505 has been designed to avoid slew rate limiting in most circuit configurations. The large signal (5V $_{\rm PP}$ ) bandwidth of 80MHz at I $_{\rm CC}=3.4$ mA, is only slightly less than the 100MHz small signal bandwidth. The result is a low distortion, linear system for both small and large signals over the required system frequency range. The CLC505 reaches slew rate limits only for small non-inverting gains. In other words, slew rate limiting is constrained by common mode voltage swings at the input. The large signal frequency response plot at a gain of +2 was a break in the response, which indicates that a slew rate limit has been reached. Note also that the frequency response plots at a gain of +21 for large and small signal responses are nearly identical. #### **Differential Gain and Phase** Differential gain and phase are measurements useful primarily in composite video channels. They are measured by monitoring the gain and phase changes of a high frequency carrier (3.58MHz typically) as the output of the amplifier is swept over a range of DC voltages. Specifications for the CLC505 include differential gain and phase. Test signals based on a $1V_{\rm PP}$ video level. Test conditions used are the following: DC sweep range: 0 to 100 IRE units (black to white) Carrier: 3.58MHz at 40 IRE units peak to peak The amplifier conditions are significantly different for the three values of supply current specified. At $I_{\rm CC}=9 m A$ , the amplifier is specified for a gain of +2 and 150 $\Omega$ load (for a backmatched 75 $\Omega$ system). IRE amplitudes at $I_{\rm CC}=9 m A$ , are referred to the 75 $\Omega$ load resistor. At $I_{CC}=$ 1mA and $I_{CC}=$ 3.4mA, the CLC505 is less capable of driving a 150 $\Omega$ load due to output current limitations. For this reason lighter loads are used and the termination resistor is omitted. The gain and load resistance for $I_{CC}=$ 3.4mA are $A_V=$ +6 and $R_L=$ 500 $\Omega$ and for $I_{CC}=$ 1mA; $A_V=$ +6 and $R_L=$ 1k $\Omega$ . #### Source Impedance For best results, source impedance in the non-inverting circuit configuration (see *Figure 1*) should be kept below $5k\Omega$ . Above $5k\Omega$ it is possible for oscillation to occur, depending on other circuit board parasitics. For high signal source impedances, a resistor with a value of less than $5k\Omega$ may be used to terminate the non-inverting input to ground. #### **Feedback Resistor** In current-feedback op amps, the value of the feedback resistor plays a major role in determining amplifier dynamics. It is important to select the correct value. The CLC505 provides optimum performance with a $1 k\Omega$ feedback resistor. Selection of an incorrect value can lead to severe rolloff in frequency response, (if the resistor value is too large) or peaking or oscillation, (if the value is too low.) ### **Printed Circuit Layout** As with any high frequency device, a good PCB layout will enhance performance. Ground plane construction and good power supply bypassing close to the package are critical to achieving full performance. In the non-inverting configuration, the amplifier is sensitive to stray capacitance to ground at the inverting input. Hence, the inverting node connections should be small with minimal coupling to the ground plane. Shunt capacitance across the feedback resistor should not be used to compensate for this effect. Precision buffed resistors (PRP8351 series from Precision Resistive Products) with low parasitic reactances were used to develop the data sheet specifications. Precision carbon composition resistors will also yield excellent results. Standard spirally-trimmed RN55D metal film resistors will work with a slight decrease in bandwidth due to their reactive nature at high frequencies. Evaluation PC boards (part number 730013 for through-hole and 730027 for SOIC) for the CLC505 are available. # Physical Dimensions inches (millimeters) unless otherwise noted 8-Pin SOIC NS Package Number M08A 8-Pin MDIP NS Package Number N08E # **Notes** #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com **National Semiconductor** Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 **National Semiconductor** Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com **National Semiconductor** Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.