# Comlinear CLC427 Dual Voltage Feedback Amplifier for Single Supply Operation # **General Description** The Comlinear CLC427 is a dual wideband voltage-feedback operational amplifier that is uniquely designed to provide high performance from a single power supply. This CLC427 provides near rail-to-rail operation and the common-mode input range includes the negative rail. Each of the CLC427's amplifiers offers plenty of headroom for single-supply applications as evidenced by its $4.3V_{\rm pp}$ output voltage from a single 5V supply. Fabricated with a high-speed complementary bipolar process, the CLC427 delivers a wide 94MHz unity-gain bandwidth, 7.5ns rise/fall time and 150V/µs slew rate. For single supply applications such as video distribution or desktop multimedia, the CLC427 offers low 0.35%, 0.55° differential gain and phase errors. Each of the CLC427's amplifiers provides high signal fidelity with -74/-94dBc 2nd/3rd harmonics (1V $_{pp}$ , 1MHz, R $_{L}$ =150 $\Omega$ ). Combining this high fidelity performance with CLC427's quick 46ns settling time to 0.1% makes it an excellent choice for ADC buffering. With its traditional voltage-feedback architecture and high-speed performance, the CLC427 is the perfect choice for composite signal conditioning circuit functions such as active filters, integrators, differentiators, simple gain blocks and buffering. #### **Features** - Single +5V supply - Input includes V<sub>EE</sub> - 94MHz unity-gain bandwidth - -74/-94dBc HD2/HD3 - 60mA output current - 7.5ns rise/fall time (1V<sub>pp</sub>) - 46ns settling time to 0.1% # **Applications** - Video ADC driver - Desktop multimedia - Single supply cable driver - Instrumentation - Video cards - Wireless IF amplifiers - Telecommunications # Frequency Response vs. Vout | Electrical Characteristics ( $V_s = +5V^1$ , $V_{cm} = +2.5V$ , $A_v = +2$ , $R_f = 250\Omega$ , $R_L = 150\Omega$ to GND; unless specified) | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------|-----------------|-------------|--------------|-------------|-------| | PARAMETERS | CONDITIONS | TYP | MIN/MAX RATINGS | | | UNITS | NOTES | | | CLC427AJ | 25° | 25° | 0° to +70° | -40° to +85° | | | | FREQUENCY DOMAIN RESPON | ISE | | | | | | | | -3dB bandwidth | $V_{0} < 1.0 V_{DD}$ | 48 | 32 | 28 | 27 | MHz | В | | -3dB bandwidth | $V_0^{\circ} < 3.0 V_{pp}^{pp}$ | 26 | 16 | 14 | 11 | MHz | | | -3dB bandwidth $A_V = +1V/V$ | $V_0$ < 1.0 $V_{pp}$ <10MHz | 94 | | | | MHz | _ | | rolloff | | 0.1 | 0.5 | 0.7 | 0.8 | dB | В | | peaking | DC to 200MHz | 0 | 0.5 | 0.7 | 0.8 | dB | В | | linear phase deviation differential gain | <15MHz<br>NTSC, R <sub>L</sub> =150 $\Omega$ | 0.3<br>0.35 | 0.6<br>0.7 | 0.8 | 0.9 | deg<br>% | 2 | | differential phase | NTSC, $R_L = 150\Omega$ | 0.55 | 0.7 | _ | _ | deg | 2 | | | 14100, 11[-10022 | 0.00 | | | | ucg | | | TIME DOMAIN RESPONSE rise and fall time | 1V step | 7.5 | 13 | 14 | 16 | ns | | | settling time to 0.1% | 1V step | 46 | 70 | 14 | _ TO | ns | | | overshoot | 1V step | 5 | 13 | _ | _ | % | | | slew rate $A_V = +2$ | 2V step | 150 | 90 | 83 | 65 | V/μs | | | DISTORTION AND NOISE RESP | <u>.</u> | | | | | • | | | 2 <sup>nd</sup> harmonic distortion | 1V <sub>pp</sub> , 1MHz | 74 | _ | _ | _ | -dBc | | | | 1V <sub>pp</sub> , 5MHz | 62 | 55 | 52 | 52 | -dBc | В | | 3 <sup>rd</sup> harmonic distortion | 1V <sub>pp</sub> , 1MHz | 94 | _ | _ | _ | -dBc | | | | 1V <sub>pp</sub> , 5MHz | 75 | 65 | 63 | 62 | -dBc | В | | equivalent input noise | | | | | | | | | voltage | >1MHz | 10 | 12.5 | 13.6 | 14 | nV/√Hz | | | current | >1MHz | 4 | 5 | 5.5 | 5.7 | pA∕√Hz | | | crosstalk, input referred | 10MHz | 65 | 59 | 59 | 59 | -dB | | | STATIC DC PERFORMANCE | | | _ | _ | | ., | | | input offset voltage | | 2 | 7 | 8 | 10 | mV | A | | average drift | | 4 | | 22<br>36 | 35<br>45 | μV/°C | _ | | input bias current<br>average drift | | 17<br>80 | 30<br>– | 145 | 175 | μA<br>nA/°C | A | | input offset current | | 0.2 | 5 | 6 | 7.5 | μΑ | | | average drift | | 10 | _ | 22 | 27 | nA/°C | | | power supply rejection ratio | DC | 82 | 65 | 64 | 60 | dB | В | | common-mode rejection ratio | DC | 82 | 55 | 53 | 50 | dB | | | supply current (per amplifier) | no load | 7 | 8.5 | 8.5 | 8.5 | mA | Α | | MISCELLANEOUS PERFORMAI | NCE | | | | | | | | input capacitance | | 1 | 2 | 2 | 2 | pF | | | input resistance | | 700 | 500 | 450 | 360 | kΩ | | | output impedance | @DC | 0.07 | 0.15 | 0.24 | 0.7 | Ω | | | input voltage range, high | | 3.7 | 3.45 | 3.25 | 3.15 | V | | | input voltage range, low | D 4500 | 0 | 0 | 0 | 0 | V | | | output voltage range, high | $R_L = 150\Omega$ | 4.5 | 4.35 | 4.3 | 4.2 | V | | | output voltage range, low | $R_L = 150\Omega$<br>no load | 0.35 | 0.5 | 0.5 | 0.55 | V<br>V | | | output voltage range, high output voltage range, low | no load<br>no load | 4.8<br>0.45 | 4.6<br>0.65 | 4.55<br>0.7 | 4.45<br>0.75 | V | | | output voitage range, low output current | source | 60 | 50 | 40 | 34 | mA | | | output current | sink | 36 | 20 | 16 | 10 | mA | | | supply voltage, maximum | J | | 7 | 7 | 7 | V | 1 | | supply voltage, minimum | | | 4 | 4 | 4 | v | 1 | | supply voltage, minimum | | | 4 | 4 | 4 | l V | 1 | transistor count = 124 Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. 2 # **Absolute Maximum Ratings** supply voltage (V<sub>s</sub>) +7V Iout is short circuit protected to ground common-mode input voltage $V_{\text{EE}}$ to $V_{\text{CC}}$ maximum junction temperature +175°C -65°C to +150°C storage temperature range lead temperature (soldering 10 sec) +260°C differential input voltage ±2V 2000V ESD tolerance (Note 3) # **Notes** - A) J-level: spec is 100% tested at 25°C, sample tested at 85°C. - B) J-level: spec is sample tested at 25°C. - 1) $V_s = V_{CC} V_{EE}$ . 2) Tested with $R_L$ tied to +2.5V. - 3) Human body model, $1.5k\Omega$ in series with 100pF. http://www.national.com # Typical Performance Characteristics ( $V_s = +5V^1$ , $V_{cm} = +2.5V$ , $A_v = +2$ , $R_f = 250\Omega$ , $R_L = 150\Omega$ to GND; unless specified) # **CLC427 OPERATIONS** # Description The CLC427 contains two single supply voltage-feed-back amplifiers. The CLC427 is a dual version of the CLC423 with the following features: - Operates from a single +5V supply - · Maintains near rail-to-rail performance - Includes the negative rail (0V) in the Common Mode Input Range (CMIR) - Offers low -74/-94dBc 2nd and 3rd harmonic distortion - Provides BW > 20MHz and 1MHz distortion <-50dBc at V<sub>o</sub> = 4V<sub>pp</sub> # Single Supply Operation ( $V_{CC} = +5V$ , $V_{EE} = GND$ ) The CLC427 is designed to operate from 0 and 5V supplies. The specifications given in the *Electrical Characteristics* table are measured with a common mode voltage ( $V_{cm}$ ) of 2.5V. $V_{cm}$ is the voltage around which the inputs are applied and the output voltages are specified. Operating from a single +5V supply, the CMIR of the CLC427 is typically 0V to +3.7V. The typical output range with $R_1$ = 150 $\Omega$ is +0.35V to +4.5V. For simple single supply operation, it is recommended that input signal levels remain above ground. For input signals that drop below ground, AC coupling and level shifting the signal are possible remedies. For input signals that remain above ground, no adjustments need to be made. The non-inverting and inverting configurations for both input conditions are illustrated in the following 2 sections. # **Standard Single Supply Operation** Figures 1 and 2 show the recommended non-inverting and inverting configurations for purely positive input signals. Figure 1: Non-inverting Configuration Figure 2: Inverting Configuration # Single Supply Operation for Inputs that go below 0V Figures 3 and 4 show possible non-inverting and inverting configurations for input signals that go below ground. The input is AC coupled to prevent the need for level shifting the input signal at the source. The resistive voltage divider biases the non-inverting input to $V_{CC} \div 2 = 2.5V$ . Figure 3: AC Coupled Non-inverting Configuration Figure 4: AC Coupled Inverting Configuration #### **Load Termination** Since the CLC427 design has been optimized for Single Supply Operation, it is more capable of sourcing rather than sinking current. For optimum performance, the load should be tied to $V_{\rm EE}$ . When the load is tied to $V_{\rm EE}$ , the output always sources current. # **Output Overdrive Recovery** When the output range of an amplifier is exceeded, time is required for the amplifier to recover from this over driven condition. Figure 5 illustrates the overload recovery of the CLC427 when the output is overdriven. An input was applied in an attempt to drive the output to twice the supply rails, $V_{CC}$ - $V_{EE}$ = 10V, but the output limits. An inverting gain topology was used, see Figure 2. As indicated, the CLC427 recovers within 25ns on the rising edge and within 10ns on the falling edge. Figure 5: Overdrive Recovery # **Channel Matching** Channel matching and crosstalk rejection are largely dependent on board layout. The layout of Comlinear's dual amplifier evaluation boards are designed to produce optimum channel matching and isolation. Channel matching for the CLC427 is shown in Figure 6. Figure 6: Channel Matching The CLC427's channel-to-channel isolation is better than -70dB for video frequencies of 4MHz. Input referred crosstalk vs frequency is illustrated in Figure 7. Pulsed crosstalk is shown in Figure 8. Figure 7: Input Referred Crosstalk vs. Frequency Figure 8: Pulsed crosstalk # **Driving Cables and Capacitive Loads** When driving cables, double termination is used to prevent reflections. For capacitive load applications, a small series resistor at the output of the CLC427 will improve stability. The *Frequency Response vs. Capacitive Load* plot, in the typical performance section, gives the recommended series resistance value for optimum flatness at various capacitive loads. # **Power Dissipation** The power dissipation of an amplifier can be described in two conditions: - Quiescent Power Dissipation -P<sub>Q</sub> (No Load Condition) - Total Power Dissipation -P<sub>T</sub> (with Load Condition) The following steps can be taken to determine the power consumption for each CLC427 amplifier: - 1. Determine the quiescent power $P_Q = I_{CC} (V_{CC} V_{EE})$ - 2. Determine the RMS power at the output stage $P_O = (V_{CC} V_{load}) (I_{load})$ - 3. Determine the total RMS power $P_T = P_O + P_O$ Add the total RMS powers for both channels to determine the power dissipated by the dual. The maximum power that the package can dissipate at a given temperature is illustrated in the *Power Derating* curves in the *Typical Performance* section. The power derating curve for any package can be derived by utilizing the following equation: $$\frac{\left(175^{\circ}-T_{amb}\right)}{\theta_{JA}}$$ where: $T_{amb}$ = Ambient temperature (°C) $\theta_{JA}$ = Thermal resistance, from junction to ambient, for a given package (°C/W) # **Layout Considerations** A proper printed circuit layout is essential for achieving high frequency performance. Comlinear provides evaluation boards for the CLC427 (730038 - DIP, 730036-SOIC) and suggests their use as a guide for high frequency layout and as an aid for device testing and characterization. General layout and supply bypassing play major roles in high frequency performance. Follow the steps below as a basis for high frequency layout: - 1. Include 6.8μF tantalum and 0.1μF ceramic capacitors on both supplies. - 2. Place the $6.8\mu F$ capacitors within 0.75 inches of the power pins. - 3. Place the $0.1\mu F$ capacitors within 0.1 inches of the power pins. - 4. Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance. - Minimize all trace lengths to reduce series inductances. Additional information is included in the evaluation board literature. # **Applications Circuits** # **Typical Application Circuit** The typical application shown on the front page illustrates the near rail-to-rail performance of the CLC427. ## Multiple Feedback Bandpass Filter Figure 9 illustrates a bandpass filter and design equations. The circuit operates from a single supply of +5V. The voltage divider biases the non-inverting input to 2.5V. The input is AC coupled to prevent the need for level shifting the input signal at the source. Use the design equations to determine $R_1$ and $R_2$ based on the desired Q and center frequency. This example illustrates a bandpass filter with Q=4 and center frequency $f_{\rm c}=1{\rm MHz}$ . Figure 10 indicates the filter response. Figure 9: Bandpass Filter Topology Figure 10: Bandpass Response # **Distribution Amplifier** Figure 11 illustrates a distribution amplifier. The topology utilizes the dual amplifier package. The input is AC coupled and the non-inverting terminals of both amplifiers are biased at 2.5V. Figure 11: Distribution Amplifier **DC Coupled Single-to-Differential Converter**A DC coupled single-to-differential converter is illustrated in Figure 12. Figure 12: Single-to-Differential Converter | Ordering Information | | | | | | | |------------------------|----------------------------------|--------------------------|--|--|--|--| | Model | odel Temperature Range | | | | | | | CLC427AJP<br>CLC427AJE | -40°C to +85°C<br>-40°C to +85°C | 8-pin PDIP<br>8-pin SOIC | | | | | | Package Thermal Resistance | | | | | | | |--------------------------------------|-----------------|-----------------|--|--|--|--| | Package | θ <sub>JC</sub> | $\theta_{JA}$ | | | | | | Plastic (AJP)<br>Surface Mount (AJE) | 75°/W<br>90°/W | 90°/W<br>115°/W | | | | | # **Customer Design Applications Support** National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**. #### Life Support Policy National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 #### National Semiconductor Europe Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 #### National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block Ocean Centre, 5 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 ### National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.