# Comlinear CLC231 Fast Settling, Wideband Buff-Amp<sup>TM</sup> (Av = $\pm$ 1 to $\pm$ 5) ## **General Description** The CLC231 Buff-Amp™ is a wideband operational amplifier **designed specifically for high-speed, low-gain applications.** The CLC231 is based on Comlinear's proprietary op amp topology—a unique design that both eliminates the gain-bandwidth tradeoff and permits unprecedented high-speed performance. (See table below.) The CLC231 Buff-Amp™ is the ideal design alternative to low-precision open-loop buffers and oscillation-prone conventional op amps. The CLC231 offers precise gains from ±1.000 to ±5.000 and linearity that is a true .1%—even for demanding 50 ohm loads. Open-loop buffers, on the other hand, offer a nominal gain of .95 ± .03 and a linearity of only 3% for typical loads. A buffer's settling time may look impressive but it is usually specified at unrealistically large load resistances or when the effects of thermal tail are not included; the CLC231 Buff-Amp™ settles to .05% in 15ns—while driving a 100 ohm load. Offsets and drifts, usually a low priority in conventional high-speed op amp designs, were not ignored in the CLC231; the input offset voltage is typically 1mV and **input offset voltage drift is only 10\mu V/°C.** The CLC231 is stable and oscillation-free across the entire gain range and since it's **internally compensated**, the user is saved the trouble of designing external compensation networks and having to "tweak" them in production. The absence of a gain-bandwidth tradeoff in the CLC231 allows performance to be predicted easily; the table below shows how the bandwidth is affected very little by changing the gain setting. The CLC231 is constructed using thin film resistor/bipolar transistor technology, and is available in the following versions: CLC231AI -25°C to +85°C 12-pin TO-8 can CLC231A8C -55°C to +125°C 12-pin TO-8 can, MIL-STD-883, Level B CLC231AK -55°C to +125°C 12-pin TO-8 can, features burn-in and hermetic testing CLC231AM -55°C to +125°C 12-pin TO-8 can, screened to Comlinear's M standard for high reliability DESC SMD number: 5962-89594 ## **Typical Performance** | parameter | 1 | 2 | 5 | -1 | -2 | <b>-5</b> | units | |-------------------------------|------------|------------|------------|------------|------------|------------|-----------| | -3dB bandwidth rise time (2V) | 180<br>1.8 | 165<br>2.0 | 130<br>2.5 | 165<br>2.0 | 150<br>2.2 | 115<br>2.9 | MHz<br>ns | | slew rate | 2.5 | 3 | 3 | 3 | 3 | 3 | V/ns | | settling time (to .1%) | 12 | 12 | 12 | 12 | 12 | 15 | ns | #### **Features** - 165MHz closed-loop -3dB bandwidth - 15ns settling to 0.05% - 1mV input offset voltage, 10µV/°C drift - 100mA output current - Excellent AC and DC linearity ## **Applications** - Driving flash A/D converters - Precision line driving (a gain of 2 cancels matched-line losses) - DAC current-to-voltage conversion - Low-power, high-speed applications (50mW @ ±5V) #### **Bottom View** Pins 2 and 8 are used to adjust the supply current or to adjust the offset voltage (see text). These pins are normally left unconnected. ## **Package Dimensions** ## CLC231 Electrical Characteristics (A<sub>V</sub> = +2, V<sub>CC</sub> = $\pm 15$ V, R<sub>L</sub> = $100\Omega$ , R<sub>f</sub> = $250\Omega$ ; unless specified) | PARAMETERS | CONDITIONS | TYP | MAX & MIN RATINGS | | | UNITS | SYMBOL | |--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------| | Ambient Temperature | CLC231A8/AK | +25°C | _55°C | +25°C | +125°C | | | | Ambient Temperature | CLC231AI | +25°C | −25°C | +25°C | +85°C | | | | FREQUENCY DOMAIN PERFORMAN *—3dB bandwidth note 2 | $V_{out} \le 2V_{pp} \ V_{out} \le 10V_{pp}$ | 165<br>95 | >145<br>>80 | >145<br>>80 | >120<br>>60 | MHz<br>MHz | SSBW<br>FPBW | | gain flatness note 2 * peaking * peaking * rolloff group delay linear phase deviation reverse isolation | V <sub>out</sub> ≤2V <sub>pp</sub> 0.1 to 50MHz >50MHz at 100MHz to 100MHz to 100MHz to 100MHz | 0.1<br>0.1<br>0.4<br>3.5±0.5<br>0.5 | <0.6<br><1.5<br><0.6<br>—<br><2 | <0.3<br><0.3<br><0.6<br>—<br><2 | <0.6<br><0.8<br><1.0<br>-<br><2 | dB<br>dB<br>dB<br>ns | GFPL<br>GFPH<br>GFR<br>GD<br>LPD | | non-inverting<br>inverting | | 53<br>36 | >43<br>>26 | >43<br>>26 | >43<br>>26 | dB<br>dB | RINI<br>RIIN | | TIME DOMAIN PERFORMANCE rise and fall time settling time to .05% to .1% overshoot slew rate (overdriven input) | 2V step<br>10V step<br>5V step<br>2.5V step<br>5V step | 2<br>5.0<br>15<br>12<br>5 | <2.4<br><7.0<br>-<br><22<br><15<br>>2.5 | <2.3<br><6.5<br>-<br><17<br><10<br>>2.5 | <2.7<br><6.5<br>-<br><22<br><15<br>>1.8 | ns<br>ns<br>ns<br>ns<br>%<br>V/ns | TRS TRL TS TSP OS SR | | overload recovery <50ns pulse, 200% overdrive | <1% error | 120 | _ | _ | _ | ns | OR | | DISTORTION AND NOISE PERFORM * 2nd harmonic distortion * 3rd harmonic distortion equivalent input noise noise floor integrated noise | ANCE OdBm, 20MHz OdBm, 20MHz >5MHz 5MHz to 200MHz | -55<br>-59<br>-153<br>70 | <-47<br><-47<br><-150<br><100 | <-47<br><-47<br><-150<br><100 | <-47<br><-47<br><-150<br><100 | dBc<br>dBc<br>dBm(1Hz)<br>μVrms | HD2<br>HD3<br>SNF<br>INV | | STATIC, DC PERFORMANCE * input offset voltage | non-inverting inverting | 1<br>10<br>5<br>50<br>10<br>125<br>50<br>46<br>18 | <4.0<br><25<br><29<br><125<br><31<br><200<br>>45<br>>40<br><22 | <2.0<br><25<br><21<br><125<br><15<br><200<br>>45<br>>40<br><22 | <4.5 <25 <31 <125 <35 <200 >45 >40 <22 | mV<br>μV/°C<br>μA<br>nA/°C<br>μA<br>nA/°C<br>dB<br>dB<br>mA | VIO<br>DVIO<br>IBN<br>DIBN<br>IBI<br>DIBI<br>PSRR<br>CMRR<br>ICC | | MISCELLANEOUS PERFORMANCE non-inverting input resistance capacitance output impedance output voltage range | at 100MHz<br>no load | 400<br>1.3<br>5,37<br>±12 | >100<br><2.5<br>-<br>>±11 | >200<br><2.5<br>—<br>>±11 | >400<br><2.5<br>-<br>>±11 | kΩ<br>pF<br>Ω,nH<br>V | RIN<br>CIN<br>ZO<br>VO | Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. # Absolute Maximum Ratings \*note 1: Parameters preceded by an \* are the final electrical test parameters and are 100% tested. A8 and AK units are tested at $-55^{\circ}$ C, $+25^{\circ}$ C, and $+125^{\circ}$ C. Al units are tested only at $+25^{\circ}$ C although performance at $-25^{\circ}$ C and $+85^{\circ}$ C is guaranteed to be better than or equal to the performance of A8 units over their temperature range. $\textbf{note 2:} \ The \ output \ amplitude \ used \ in \ testing \ is \ 0.63 V_{pp}. \ Performance \ is \ guaranteed \ for \ conditions \ listed.$ **note 3:** In the non-inverting configuration, care should be taken when choosing R<sub>i</sub>, the input impedance setting resistor; bias currents of typically $5\mu$ A but as high as $24\mu$ A can create an input signal large enough to cause overload. It is therefore recommended that R<sub>i</sub><(V<sub>cc</sub>/A<sub>v</sub>)/24 $\mu$ A. note 4: These ratings protect against damage to the input stage caused by saturation of either the input or output stages at lower supply voltages, and against exceeding transistor collector-emitter breakdown ratings at high supply voltages. V<sub>out</sub>(max) is calculated by assuming no output saturation. Saturation is allowed to occur up to this calculated level of V<sub>out</sub>. V<sub>cm</sub> is defined as the voltage at the non-inverting input, pin 6. # CLC231 Typical Performance Characteristics ( $T_A = 25^\circ$ , $A_V = +2$ , $V_{CC} = \pm 15V$ , $R_L = 100\Omega$ ; unless specified) Figure 1: suggested non-inverting gain circuit Test fixture schematics are available upon request. Figure 2: suggested inverting gain circuit #### **CLC231 Operation** The CLC231 Buff-Amp™ is based on Comlinear's proprietary op amp topology, a design that uses current feedback instead of the usual voltage feedback. A complete discussion of current feedback is given in application note AN300-1. The use of the CLC231 is basically the same as that of the conventional op amp (see the gain equations above). Since the device is designed specifically for low gain applications, the best performance is obtained when the circuit is used at gains between $\pm 1$ and $\pm 5$ . Additionally, performance is optimum when a 250 $\Omega$ feedback resistor is used. #### **Layout Considerations** To assure optimum performance the user should follow good layout practices which minimize the unwanted coupling of signals between nodes. During initial breadboarding of the circuit, use direct point to point wiring, keeping the lead lengths to less than .25". The use of solid, unbroken ground plane is helpful. Avoid wire-wrap type pc boards and methods. Sockets with small, short pin receptacles may be used with minimal performance degradation although their use is not recommended. During pc board layout, keep all traces short and direct. The resistive body of R<sub>g</sub> should be as close as possible to pin 5 to minimize capacitance at that point. For the same reason, remove ground plane from the vicinity of pins 5 and 6. In other areas, use as much ground plane as possible on one side of the board. It is especially important to provide a ground return path for current from the load resistor to the power supply bypass capacitors. Ceramic capacitors of .01 to .1 µF (with short leads) should be less than .15 inches from pins 1 and 9. Larger tantalum capacitors should be placed within one inch of these pins. Vcc connections to pins 10 and 12 can be made directly from pins 9 and 1, but better supply rejection and settling time are obtained if they are separately bypassed as in figures 1 and 2. To prevent signal distortion caused by reflections from impedance mismatches, use terminated microstrip or coaxial cable when the signal must traverse more than a few inches. Since the pc board forms such an important part of the circuit, much time can be saved if prototype boards of any high frequency sections are built and tested early in the design phase. Evaluation boards designed for either inverting or non-inverting gains are available from Comlinear at minimal cost. #### **Thermal Considerations** At high ambient temperatures or large internal power dissipations, heat sinking is required to maintain acceptable junction temperatures. Use the thermal model on the previous page to determine junction temperatures. Many styles of heat sinks are available for TO-8 packages; the Thermalloy 2240 and 2268 are good examples. Some heat sinks are the radial fin type which cover the pc board and may interfere with external components. An excellent solution to this problem is to use surface mounted resistors and capacitors. They have a very low profile and actually improve high frequency performance. For use of these heat sinks with conventional components, a .1" high spacer can be inserted under the TO-8 package to allow sufficient clearance. #### Low Vcc Operation: Supply Current Adjustment The CLC231 is designed to operate on supplies as low as $\pm$ 5V. In order to improve full bandwidth at reduced supply voltages, the supply current ( $I_{cc}$ ) must be increased. The plot of Bandwidth vs $V_{cc}$ shows the effect of shorting pins 1 and 2 and pins 8 and 9; this will increase both bandwidth and supply current. Care should be taken to not exceed the maximum junction temperatures; for this reason this technique should not be used with supplies exceeding $\pm$ 10V. For intermediate values of $V_{cc}$ , external resistors between pins 1 and 2 and pins 8 and 9 can be used. #### Offset Voltage Adjustment If trimming of the input offset voltage $(V_{os} = V_{ni} - V_{in})$ is desired, a resistor value of $10 k\Omega$ to $1 M\Omega$ placed between pins 8 and 9 will cause $V_{os}$ to become more negative by 8mV to 0.2mV respectively. Similarly, a resistor placed between pins 1 and 2 will cause $V_{os}$ to become more positive. #### **Distortion and Noise** The graphs of intercept point, $I_2$ and $I_3$ , versus frequency on the preceding page make it easy to predict the distortion at any frequency given the output voltage of the CLC231. First, convert the output voltage ( $V_0$ ) to $V_{RMS} = (V_{pp}/2\sqrt{2})$ and then to $P = [(10log_{10}(20V_{RMS}^2)]$ to get the power output in dBm. At the frequency of interest, its 2nd harmonic will be $S_2 = (I_2 - P)dB$ below the level of P. Its third harmonic will be $S_3 = 2(I_3 - P)dB$ below P, as will the two-tone third order intermodulation products. These approximations are useful for P < -1dB compression levels Approximate noise figure can be determined for the CLC231 using the equivalent input noise graph on the preceding page. The following equation can be used to determine noise figure (F) in dB. $$F = 10log \left[ 1 + \frac{v_n^2 + \frac{i_n^2 R_F^2}{A_v^2}}{4kTR_s \Delta f} \right]$$ Where $v_n$ is the rms noise voltage and $i_n$ is the rms noise current. Beyond the breakpoint of the curves (i.e., where they are flat), broadband noise figure equals spot noise figure, so $\Delta f$ should equal one (1) and $v_n$ and $i_n$ should be read directly off the graph. Below the breakpoint, the noise must be integrated and $\Delta f$ set to the appropriate bandwidth. #### **Application Notes and Assistance** 4 Application notes that address topics such as data conversion, fiber optics, and general high frequency circuit design are available from Comlinear or your Comlinear sales engineer. Comlinear maintains a staff of highly qualified applications engineers to provide technical and design assistance. http://www.national.com This page intentionally left blank. Comlinear CLC231 Fast Settling, Wideband Buff-Amp™ (A<sub>v</sub> = ±1 to ±5) ### **Customer Design Applications Support** National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**. #### Life Support Policy National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 #### National Semiconductor Europe Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 # National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block Ocean Centre, 5 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 #### National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.