# Comlinear CLC206 Overdrive-Protected Wideband Op Amp # **General Description** The CLC206 is a wideband, overdrive-protected operational amplifier designed for applications needing both speed and high drive capability (100mA). Utilizing Comlinear's well-established current feedback architecture, the CLC206 exhibits performance far beyond that of conventional voltage feedback op amps. For example, the CLC206 has a bandwidth of 180MHz at a gain of +20 and settles to 0.1% in 19ns. Plus, the CLC206 has a combination of important features not found in other high-speed op amps. The 100mA output current and the large signal bandwidth of 70MHz ( $20V_{pp}$ ) make the CLC206 ideal for applications which involve both high signal amplitudes and heavy loads as in coaxial line driving applications. Complete overdrive protection has been designed into the CLC206. This is critical for applications, such as ATE and instrumentation, which require protection from signal levels high enough to cause saturation of the amplifier. This feature allows the output of the op amp to be protected against short circuits using techniques developed for low-speed op amps. With this capability, even the fastest signal sources can feature effective short circuit protection. The CLC206 is constructed using thin film resistor/bipolar transistor technology, and is available in the following versions: CLC206AI -25°C to +85°C 12-pin TO-8 can CLC206A8C -55°C to +125°C 12-pin TO-8 can, MIL-STD-883, Level B CLC206AK -55°C to +125°C 12-pin TO-8 can, features burn-in and hermetic testing CLC206AM -55°C to +125°C 12-pin TO-8 can, screened to Comlinear's M standard for high reliability # Typical Performance | parameter | +7 | +20 | +50 | -1 | -20 | -50 | units | |-------------------------|-----|-----|-----|-----|-----|-----|-------| | -3dB bandwidth | 220 | 180 | 90 | 220 | 145 | 90 | MHz | | rise time | 1.6 | 2 | 4 | 1.6 | 2.5 | 4 | ns | | slew rate | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | V/ns | | settling time (to 0.1%) | 22 | 19 | 17 | 20 | 19 | 18 | ns | ## **Features** - -3dB bandwidth of 180MHz - 70MHz large signal bandwidth (20V<sub>pp</sub>) - 0.1% settling in 19ns - Overdrive protected - Output may be current limited - Stable without compensation - 3MΩ inout impedance # **Applications** - Fast, precision A/D conversion - Automatic test equipment - Input/output amplifiers - Photodiode, CCD preamps - High-speed modems, radios - Line drivers #### **Bottom View** Not Connected Pin 8 provides access to a 2000Ω feedback resistor which can be connected to the output or left open if an external feedback resistor is desired. # **Package Dimensions** | CLC206 Electrical Characteristics (A <sub>v</sub> = +20,V <sub>cc</sub> = $\pm$ 15V, R <sub>L</sub> = 200 $\Omega$ , R <sub>f</sub> = 2k $\Omega$ ; unless specified) | | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--| | PARAMETERS | RAMETERS CONDITIONS | | MAX & MIN RATINGS | | | UNITS | SYMBOL | | | | | | Ambient Temperature | CLC206AI | +25°C | −25°C | +25°C | +85°C | | | | | | | | Ambient Temperature | CLC206A8/AK | +25°C | −55°C | +25°C | +125°C | | | | | | | | FREQUENCY DOMAIN RESP *-3dB bandwidth large signal bandwidth gain flatness | $\begin{array}{l} \text{PONSE} \\ \text{V}_{\text{out}} < 2\text{V}_{\text{pp}} \\ \text{V}_{\text{out}} < 20\text{V}_{\text{pp}} \\ \text{V}_{\text{out}} < 2\text{V}_{\text{pp}} \end{array}$ | 180<br>70 | >150<br>>54 | >150<br>>60 | >135<br>>60 | MHz<br>MHz | SSBW<br>FPBW | | | | | | <ul> <li>peaking</li> <li>peaking</li> <li>rolloff</li> <li>group delay</li> <li>linear phase deviation</li> </ul> | 0.1 to 40MHz >40MHz at 75MHz to 75MHz to 75MHz | 0<br>0<br><br>3.0±.2<br>0.6 | <0.3<br><0.5<br><0.7<br>—<br><2.0 | <0.3<br><0.5<br><0.7<br>—<br><1.5 | <0.5<br><0.8<br><0.7<br>—<br><2.0 | dB<br>dB<br>dB<br>ns | GFPL<br>GFPH<br>GFR<br>GD<br>LPD | | | | | | TIME DOMAIN RESPONSE rise and fall time settling time to 0.1% to 0.05% overshoot slew rate | 2V step<br>20V step<br>10V step, note 2<br>10V step, note 2<br>10V step<br>20V <sub>pp</sub> , 100MHz | 2.0<br>7.0<br>22<br>24<br>11<br>3.4 | <2.5<br><8.5<br><25<br><27<br><15<br>>2.7 | <2.5<br><8.5<br><25<br><27<br><15<br>>3.0 | <2.7<br><8.5<br><25<br><27<br><15<br>>3.0 | ns<br>ns<br>ns<br>ns<br>%<br>V/ns | TRS<br>TRL<br>TS<br>TSP<br>OS<br>SR | | | | | | DISTORTION AND NOISE RE *2nd harmonic distortion *3rd harmonic distortion equivalent input noise | SPONSE, note 3<br>2V <sub>pp</sub> , 20MHz<br>2V <sub>pp</sub> , 20MHz | -59<br>-67 | <-50<br><-55 | <-50<br><-55 | <-50<br><-55 | dBc<br>dBc | HD2<br>HD3 | | | | | | voltage inverting current non-inverting current noise floor integrated noise noise floor integrated noise | >100kHz<br>>100kHz<br>>100kHz<br>>100kHz<br>1kHz to 150MHz<br>>5MHz<br>5MHz to 150MHz | 2.1<br>22<br>5.0<br>-157<br>39<br>-157<br>39 | <3.0<br><30<br><7.0<br><-154<br><55<br><-154<br><55 | <3.0<br><30<br><7.0<br><-154<br><55<br><-154<br><55 | <3.5<br><35<br><8.0<br><-153<br><61<br><-153<br><61 | $\begin{array}{c} \text{nV/}\sqrt{\text{Hz}}\\ \text{pA/}\sqrt{\text{Hz}}\\ \text{pA/}\sqrt{\text{Hz}}\\ \text{dBm(1Hz)}\\ \text{uV}\\ \text{dBm(1Hz)}\\ \text{uV} \end{array}$ | VN<br>ICN<br>NCN<br>SNF<br>INV<br>SNF<br>INV | | | | | | static, DC PERFORMANCE *input offset voltage average temperature co *input bias current average temperature co *input bias current average temperature co *power supply rejection ratio common mode rejection ratio *supply current | efficient<br>non-inverting<br>efficient<br>inverting<br>efficient | 3.5<br>11<br>4.0<br>20<br>2.0<br>40<br>65<br>60<br>29 | <8.0<br><25<br><30<br><125<br><26<br><200<br>>55<br>>50<br><31 | <8.0<br><25<br><20<br><125<br><10<br><200<br>>55<br>>50<br><31 | <11.0<br><25<br><20<br><125<br><30<br><200<br>>55<br>>50<br><33 | mV<br>uW°C<br>uA<br>nA/°C<br>uA<br>nA/°C<br>dB<br>dB<br>mA | VIO<br>DVIO<br>IBN<br>DIBN<br>IBI<br>DIBI<br>PSRR<br>CMRR<br>ICC | | | | | | MISCELLANEOUS PERFORM non-inverting input resistance non-inverting input capacitan output impedance output voltage range internal feedback resistor | e DC | 3.0<br>5.2<br>—<br>±12 | >1.0<br><7.0<br><0.1<br>>±11 | >1.0<br><7.0<br><0.1<br>>±11 | >1.0<br><7.0<br><0.1<br>>±11 | MΩ<br>pF<br>Ω<br>V | RIN<br>CIN<br>RO<br>VO | | | | | | absolute tolerance<br>temperature coefficient<br>inverting input current self lin | nit | | _<br>_<br><4.5 | <0.2<br>-100±40<br><4.5 | <br> -<br> <4.7 | %<br>ppm/°C<br>mA | RFA<br>RFTC<br>ICL | | | | | Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. #### Absolute Maximum Ratings Recommended Operating Conditions $\pm 20 V$ $V_{cc}$ $\mathsf{I}_{\mathsf{out}}$ $\pm 150 mA$ $\pm (|V_{cc}|-1)V$ common mode input voltage $\pm 3V$ differential input voltage thermal resistance: See thermal model. +175°C junction temperature A8/AK: -55°C to +125°C storage temperature operating temperature AI: -25°C to +85°C -65°C to +150°C lead temperature (soldering 10s) +300°C V<sub>cc</sub> $\pm$ 5V to $\pm$ 15V $\pm\,100mA$ lout common mode input voltage $\pm (|V_{cc}| - 5)V$ +7 to +50, -1 to -50gain range: \*note: 1: Parameters preceded by an \* are 100% tested. A8 and AK units are tested at -55°C, +25°C, and +125°C. All units tested at +25°C, although performance at -25°C and +85°C is guaranteed as shown above. note 2: Settling time specifications require the use of an external feedback resistor (2 $\Omega$ ). note 3: In Al units, the noise and distortion specifications are guaranteed (but not tested) as shown above. # CLC206 Typical Performance Characteristics ( $T_A = +25^{\circ}$ , $A_V = +20$ , $V_{CC} = \pm 15V$ , $R_L = 200\Omega$ ; unless specified) Figure 1: recommended non-inverting gain circuit Test fixture schematics are available upon reques **Overdrive Protection** Unlike most other high-speed op amps, the CLC206 is not damaged by saturation caused by overdriving input signals (where $V_{\rm in}X$ gain $>V_{\rm out}$ ). The CLC206 self limits the current at the inverting input when the output is saturated (see the inverting input current self limit specification); this ensures that the amplifier will not be damaged due to excessive internal currents during overdrive. For protection against input signals which would exceed either the maximum differential or common mode input voltage, the diode clamp circuits below may be used. Figure 3: Diode clamp circuits for common mode and differential mode protection ## **Short Circuit Protection:** Damage caused by short circuits at the output may be prevented by limiting the output current to safe levels. The most simple current limit circuit calls for placing resistors between the output stage collector supplies and the output stage collectors (pins 12 and 10). The value of this resistor is determined by: $$R_c = \frac{V_c}{I_I} - R_I$$ Where I<sub>I</sub> is the desired limit current and R<sub>I</sub> is the minimum expected load resistance (0 $\Omega$ for a short to ground). Bypass capacitors of 0.01 $\mu$ F on should be used on the collectors as in Figures 1 and 2. A more sophisticated current limit circuit which provides a limit current independent of $\mathbf{R}_{\mathbf{l}}$ is shown below. Figure 4: Active current limit circuit (100mA) With the component values indicated, current limiting occurs at 100mA. For other values of current limit (I<sub>I</sub>), select R<sub>c</sub>to equal $V_{\rm be}/I_{\rm l}$ . Where $V_{\rm be}$ is the base to emitter voltage drop of Q3 (or Q4) at a current of [2V<sub>cc</sub> -1.4]/R<sub>x</sub>, where Figure 2: recommended inverting gain circuit $R_x \leq [(2V_{cc}-1.4)/I_l] B_{min.}$ Also, $B_{min}$ is the minimum beta of Q1 (or Q2) at a current of $I_l$ . Since the limit current depends on $V_{be}$ , which is temperature dependent, the limit current is likewise temperature dependent. If a temperature-independent current limit circuit is needed, contact Comlinear. # **Controlling Bandwidth and Passband Response** In most applications, a feedback resistor value of $2k\Omega$ will provide optimum performance; nonetheless, some applications may require a resistor of some other value. The response versus $R_f$ plot on the previous page shows how decreasing $R_f$ will increase bandwidth (and frequency response peaking, which may lead to instability). Conversely, large values of feedback resistance tend to roll off the response. The best settling time performance requires the use of an external feedback resistor (use of the internal resistor results in a 0.1% to 0.2% settling tail). The settling performance may be improved slightly by adding a capacitance of 0.4pF in parallel with the feedback resistor (settling time specifications reflect performance with an external feedback resistor but with no external capacitance). # **Noise Analysis** Approximate noise figure can be determined for the CLC206 using the equivalent input noise graph on the preceding page and the equations shown below. Noise figure is for the network inside this box #### **Printed Circuit Layout** As with any high frequency device, a good PCB layout will enhance the performance of the CLC206. Good ground plane construction and power supply bypassing close to the package are critical to achieving full performance. In the non-inverting configuration, the amplifier is sensitive to stray capacitance to ground at the inverting input. Hence, the inverting node connections should be small with minimal stray capacitance to the ground plane. Shunt capacitance across the feedback resistor should not be used to compensate for this effect. Evaluation PC boards (part number 730008 for inverting, 730009 for non-inverting) for the CLC206 are available. This page intentionally left blank. # **Customer Design Applications Support** National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**. #### Life Support Policy National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 ## National Semiconductor Europe Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 #### National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block Ocean Centre, 5 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 # National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.