

# **CLC034**

# SMPTE 292M / 259M Adaptive Cable Equalizer

# **General Description**

The CLC034 SMPTE 292M / 259M adaptive cable equalizer is a monolithic integrated circuit for equalizing data transmitted over cable (or any media with similar dispersive loss characteristics). The equalizer operates over a wide range of data rates from 143 Mbps to 1.485 Gbps and supports SMPTE 292M, SMPTE 344M and SMPTE 259M.

The CLC034 implements DC restoration to correctly handle pathological data conditions. DC restoration can be bypassed for low data rate applications. The equalizer is flexible in allowing either single-ended or differential input drive.

Additional features include a combined carrier detect and output mute pin which mutes the output when no signal is present. A programmable mute reference is used to mute the output at a selectable level of signal degradation. A cable length indicator is provided to determine the amount of cable being equalized.

#### **Features**

- SMPTE 292M, SMPTE 344M and SMPTE 259M compliant
- Supports DVB-ASI at 270 Mbps
- High data rates: 143 Mbps to 1.485 Gbps
- Equalizes up to 140 meters of Belden 1694A at 1.485
   Gbps or up to 350 meters of Belden 1694A at 270 Mbps
- Manual bypass, cable length indicator, and output mute with a programmable threshold
- Single-ended or differential input
- 50Ω differential outputs
- Single 3.3V supply operation
- 208mW typical power consumption with 3.3V supply
- Replaces the GS1524 and GS1524A

# **Applications**

- SMPTE 292M, SMPTE 344M, and SMPTE 259M serial digital interfaces
- Serial digital data equalization and reception
- Data recovery equalization

# **Typical Application**



# **Absolute Maximum Ratings** (Note 1)

Supply Voltage  $$-0.5{\rm V}$ to 3.6{\rm V}$$  Input Voltage (all inputs)  $$-0.3{\rm V}$ to ${\rm V}_{\rm CC}{+}0.3{\rm V}$$ 

Storage Temperature Range -0.3v to  $v_{CC}+0.3$ v -0.5v to  $v_{CC}+0.3$ v

Junction Temperature

Lead Temperature
(Soldering 4 Sec) +260°C

Package Thermal Resistance

 $\begin{array}{ll} \theta_{\text{JA}} \ 16\text{-pin SOIC} & +115^{\circ}\text{C/W} \\ \theta_{\text{JC}} \ 16\text{-pin SOIC} & +105^{\circ}\text{C/W} \\ \text{ESD Rating (HBM)} & 8\text{kV} \\ \text{ESD Rating (MM)} & 250\text{V} \end{array}$ 

# **Recommended Operating Conditions**

 $\begin{array}{ll} \mbox{Supply Voltage } (\mbox{V}_{\rm CC} - \mbox{V}_{\rm EE}) & 3.3\mbox{V} \pm 5\% \\ \mbox{Input Coupling Capacitance} & 1.0 \mbox{ $\mu$F} \end{array}$ 

AEC Capacitor (Connected between

AEC+ and AEC-) 1.0  $\mu$ F Operating Free Air Temperature (T<sub>A</sub>) 0°C to +85°C

### **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Notes 2, 3).

+150°C

| Symbol            | Parameter                                 | Conditions                                     | Reference           | Min | Тур                 | Max | Units                                 |
|-------------------|-------------------------------------------|------------------------------------------------|---------------------|-----|---------------------|-----|---------------------------------------|
| V <sub>CMIN</sub> | Input Common Mode Voltage                 |                                                | SDI, SDI            |     | 1.9                 |     | V                                     |
| V <sub>SDI</sub>  | Input Voltage Swing                       | At CLC034 input, 1.485 Gbps,                   | 1                   |     |                     |     |                                       |
|                   |                                           | $T_A = +25^{\circ}C \text{ to } +85^{\circ}C,$ |                     | 720 | 800                 | 880 | m\/                                   |
|                   |                                           | CD/MUTE may be used,                           |                     | /20 | 000                 | 000 | $mV_{P-P}$                            |
|                   |                                           | (Notes 4, 6)                                   |                     |     |                     |     |                                       |
|                   |                                           | At CLC034 input, 270 Mbps,                     |                     |     |                     |     |                                       |
|                   |                                           | $T_A = +25^{\circ}C \text{ to } +85^{\circ}C,$ |                     | 720 | 800                 | 830 | m\/                                   |
|                   |                                           | CD/MUTE may be used,                           |                     | /20 | 000                 | 630 | $mV_{P-P}$                            |
|                   |                                           | (Notes 4, 6, 7)                                |                     |     |                     |     |                                       |
|                   |                                           | At CLC034 input, 143 to 1485                   |                     |     |                     |     |                                       |
|                   |                                           | Mbps, CD/MUTE tied to GND                      |                     | 720 | 800                 | 950 | mV <sub>P-P</sub>                     |
|                   |                                           | (MUTE disabled),                               |                     | 120 | 800                 | 930 | IIIV <sub>P-P</sub>                   |
|                   |                                           | (Notes 4, 6, 7)                                |                     |     |                     |     |                                       |
| $V_{CMOUT}$       | Output Common Mode Voltage                |                                                | SDO, SDO            |     | V <sub>CC</sub> -   |     | V                                     |
|                   |                                           |                                                |                     |     | V <sub>SDO</sub> /2 |     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| $V_{SDO}$         | Output Voltage Swing                      | 50Ω load, differential                         |                     |     | 750                 |     | mV <sub>P-P</sub>                     |
|                   | CLI DC Voltage                            | 0m cable                                       | CLI                 |     | 2.5                 |     | V                                     |
|                   |                                           | no signal                                      |                     |     | 1.2                 |     | V                                     |
|                   | MUTE <sub>REF</sub> DC Voltage (floating) |                                                | MUTE <sub>REF</sub> |     | 1.3                 |     | V                                     |
|                   | MUTE <sub>REF</sub> Range                 |                                                |                     |     | 0.7                 |     | V                                     |
|                   | CD/MUTE Output Voltage                    | Carrier not present                            | CD/MUTE             | 2.6 |                     |     | V                                     |
|                   |                                           | Carrier present                                | 1                   |     |                     | 0.4 | V                                     |
|                   | CD/MUTE Input Voltage                     | Min to mute outputs                            | 1                   | 3.0 |                     |     | V                                     |
|                   |                                           | Max to force outputs active                    | 1                   |     |                     | 2.0 | V                                     |
| I <sub>cc</sub>   | Supply Current                            | (Note 8)                                       |                     |     | 63                  | 77  | mA                                    |

www.national.com 2

### **AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Note 3).

| Symbol                         | Parameter                   | Conditions                     | Reference | Min | Тур   | Max  | Units |
|--------------------------------|-----------------------------|--------------------------------|-----------|-----|-------|------|-------|
| BR <sub>SDI</sub>              | Input Data Rate             |                                | SDI, SDI  | 143 |       | 1485 | Mbps  |
|                                | Maximum Equalized Cable     | 270 Mbps, Belden 1694A,        |           |     | 350   |      | m     |
|                                | Length (with equalizer      | 0.2UI output jitter, (Note 4)  |           |     | 330   |      |       |
|                                | pathological)               | 270 Mbps, Belden 8281,         |           |     | 280   |      | m     |
|                                |                             | 0.2UI output jitter, (Note 4)  |           |     | 200   |      |       |
|                                |                             | 1.485 Gbps, Belden 1694A,      |           |     | 140   |      | m     |
|                                |                             | 0.25UI output jitter, (Note 4) |           |     | 140   |      |       |
|                                |                             | 1.485 Gbps, Belden 8281,       |           |     | 100   |      | m     |
|                                |                             | 0.25UI output jitter, (Note 4) |           |     | 100   |      |       |
| t <sub>r</sub> ,t <sub>f</sub> | Output Rise Time, Fall Time | 20% - 80%, (Note 4)            | SDO, SDO  |     | 100   | 220  | ps    |
|                                | Mismatch in Rise/Fall Time  | (Note 4)                       |           |     | 2     | 15   | ps    |
| tos                            | Output Overshoot            | (Note 4)                       |           |     | 1     | 5    | %     |
| R <sub>OUT</sub>               | Output Resistance           | single-ended, (Note 5)         |           |     | 50    |      | Ω     |
| RL <sub>IN</sub>               | Input Return Loss           | (Note 9)                       | SDI, SDI  | 15  | 18-20 |      | dB    |
| R <sub>IN</sub>                | Input Resistance            | single-ended                   |           |     | 1.3   |      | kΩ    |
| C <sub>IN</sub>                | Input Capacitance           | single-ended, (Note 5)         |           |     | 1     |      | pF    |

**Note 1:** "Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be guaranteed. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

Note 2: Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to V<sub>EE</sub> = 0 Volts.

Note 3: Typical values are stated for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C.

Note 4: Specification is guaranteed by characterization.

Note 5: Specification is guaranteed by design.

Note 6: The maximum input voltage swing assumes a nonstressing, DC-balance signal; specifically, the SMPTE-recommended color bar test signal. Pathological or other stressing signals may not be used. This specification is for 0m cable only.

Note 7: The CLC034 is fully compatible with the  $800mV_{P,P}$  ±10% SMPTE 259M generator specification when  $\overline{CD}$ /MUTE is tied to GND (MUTE is disabled). For 143 Mpbs input,  $\overline{CD}$ /MUTE should always be tied to GND.

Note 8: Supply current depends on the amount of cable being equalized. The current is highest for short cable and decreases as the cable length is increased. Refer to Figures 1, 2.

Note 9: Input return loss is dependent on board design. The CLC034 meets this specification on the SD034 evaluation board from 5MHz to 1.5GHz.

# **Connection Diagram**



16-Pin SOIC Order Number CLC034MA See NS Package Number M16A

# **Pin Descriptions**

| Pin # | Name                                                                                      | Description                                                                                  |  |
|-------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|
| 1     | CLI Cable length indicator. Provides a voltage inversely proportional to the cable length |                                                                                              |  |
|       |                                                                                           | equalized.                                                                                   |  |
| 2     | V <sub>CC</sub>                                                                           | Positive power supply (+3.3V).                                                               |  |
| 3     | V <sub>EE</sub>                                                                           | Negative power supply (ground).                                                              |  |
| 4     | SDI                                                                                       | Serial data true input.                                                                      |  |
| 5     | SDI                                                                                       | Serial data complement input.                                                                |  |
| 6     | V <sub>EE</sub>                                                                           | Negative power supply (ground).                                                              |  |
| 7     | AEC+                                                                                      | AEC loop filter external capacitor (1μF) positive connection.                                |  |
| 8     | AEC-                                                                                      | AEC loop filter external capacitor (1µF) negative connection.                                |  |
| 9     | BYPASS                                                                                    | Bypasses equalization and DC restoration when high. No equalization occurs in this mode.     |  |
| 10    | MUTE <sub>REF</sub>                                                                       | Mute reference. Determines the maximum cable to be equalized before muting. May be           |  |
|       |                                                                                           | unconnected for maximum equalization.                                                        |  |
| 11    | V <sub>EE</sub>                                                                           | Negative power supply (ground).                                                              |  |
| 12    | SDO                                                                                       | Serial data complement output.                                                               |  |
| 13    | SDO                                                                                       | Serial data true output.                                                                     |  |
| 14    | V <sub>EE</sub>                                                                           | Negative power supply (ground).                                                              |  |
| 15    | V <sub>CC</sub>                                                                           | Positive power supply (+3.3V).                                                               |  |
| 16    | CD/MUTE                                                                                   | Bi-directional carrier detect and output mute. CD/MUTE is high when no signal is present. If |  |
|       |                                                                                           | unconnected, MUTE is controlled automatically by carrier detect. To force MUTE on, tie to    |  |
|       |                                                                                           | $V_{CC}$ . To disable MUTE, tie to GND. $\overline{CD}/MUTE$ has no function in BYPASS mode. |  |

### **Block Diagram**



20085902

# **Device Operation**

#### **BLOCK DESCRIPTION**

The **Equalizer Filter** block is a multi-stage adaptive filter. If Bypass is high, the equalizer filter is disabled.

The **DC Restoration / Level Control** block receives the differential signals from the equalizer filter block. This block incorporates a self-biasing DC restoration circuit to fully DC restore the signals. If Bypass is high, this function is disabled.

The signals before and after the DC Restoration / Level Control block are used to generate the **Automatic Equalization Control (AEC)** signal. This control signal sets the gain and bandwidth of the equalizer filter. The loop response in the AEC block is controlled by an external 1µF capacitor placed across the AEC+ and AEC- pins. **Cable Length Indicator (CLI)** is derived from this block.

The Carrier Detect / Mute block generates the carrier detect signal and controls the mute function of the output. This block utilizes the bi-directional CD/MUTE signal along with Mute Reference (MUTE<sub>REF</sub>).

The **Output Driver** produces SDO and  $\overline{\text{SDO}}$ .

#### **CABLE LENGTH INDICATOR (CLI)**

The cable length indicator provides a voltage to indicate the length of cable being equalized. The CLI voltage decreases as the cable length increases.

#### MUTE REFERENCE (MUTE<sub>REF</sub>)

The mute reference determines the amount of cable to equalize before automatically muting the outputs. This is set by applying a voltage inversely proportional to the length of cable to equalize. As the applied MUTE<sub>REF</sub> voltage is increased, the amount of cable that can be equalized before carrier detect is de-asserted and the outputs are muted is decreased.  $\mathrm{MUTE}_{\mathrm{REF}}$  may be left unconnected for maximum equalization before muting.

#### CARRIER DETECT / MUTE (CD/MUTE)

Carrier Detect / Mute is bi-directional, serving as both a carrier detect (output function) and mute (input function).

When used as an output,  $\overline{\text{CD}}/\text{MUTE}$  determines if a valid signal is present at the CLC034 input. If  $\text{MUTE}_{\text{REF}}$  is used, the carrier detect threshold will be altered accordingly.  $\overline{\text{CD}}/\text{MUTE}$  provides a high voltage when no signal is present at the CLC034 input, and the outputs are automatically muted. This is true if no cable is connected to the input or if the input cable is very long, typically 450m Belden 1694A for 1.485 Gbps input or 550m Belden 1694A for 270 Mbps input (with standard 800 mV<sub>P-P</sub> color bar input signals).  $\overline{\text{CD}}/\text{MUTE}$  is low when a valid input signal has been detected, and the outputs are automatically enabled.

As an input,  $\overline{\text{CD}}/\text{MUTE}$  can be used to override the carrier detect and manually mute or enable the CLC034 outputs. Applying a high input to  $\overline{\text{CD}}/\text{MUTE}$  will mute the CLC034 outputs. Applying a low input will force the outputs to be active regardless of the length of cable or the state of  $\overline{\text{MUTE}}_{\text{BEF}}$ .

#### **INPUT INTERFACING**

The CLC034 accepts either differential or single-ended input. The input must be AC coupled. Transformer coupling is not supported.

# **Device Operation** (Continued)

The CLC034 correctly handles equalizer pathological signals for standard definition and high definition serial digital video, as described in SMPTE RP 178 and RP 198, respectively.

#### **OUTPUT INTERFACING**

The SDO and  $\overline{\text{SDO}}$  outputs are internally loaded with  $50\Omega$ . They produce a 750 mV<sub>P-P</sub> differential output, or a 375 mV<sub>P-P</sub> single-ended output.

# **Application Information**

#### PCB LAYOUT RECOMMENDATIONS

Please refer to the following Application Note on National's website: AN-1372, "CLC034 PCB Layout Techniques."

#### **REPLACING THE GENNUM GS1524**

The CLC034 is footprint compatible with the Gennum GS1524 and GS1524A.

#### SUPPLY CURRENT VS. CABLE LENGTH

The supply current ( $I_{\rm CC}$ ) depends on the amount of cable being equalized. The current is highest for short cable and decreases as the cable length is increased. *Figure 1* shows supply current vs. Belden 1694A cable length for 1.485 Gbps data and *Figure 2* shows supply current vs. Belden 1694A cable length for 270 Mbps data.



FIGURE 1. Supply Current vs. Belden 1694A Cable Length, 1.485 Gbps



FIGURE 2. Supply Current vs. Belden 1694A Cable Length, 270 Mbps

# ADDITIONAL DETAILS FOR USING CARRIER DETECT /

**MUTE FEATURE** 

Table 1 outlines the equalizer input operating conditions based on zero meters of cable length. This is not a condition normally seen in standard applications of SDI equalizers. Typically there is some length of cable between the signal source and the equalizer (hence the need for equalization). Any cable length will attenuate (reduce) the SDI signal amplitude from the amplitude transmitted at the source. The table specifies voltage levels measured at the input of the equalizer which is equivalent to a zero meter cable length from the signal source.

The output will mute if the SDI input signal  $(V_{SDI})$  exceeds the maximum input voltage  $(V_{SDI} \text{ max})$ . Disable  $\overline{\text{CD/MUTE}}$  (tie it to GND) to avoid unwanted muting of the output.

TABLE 1. V<sub>SDI</sub> Conditions for Proper CD/MUTE Use vs. Input Data Rate

| Input Data Rate | Conditions if CD/MUTE Used                                           | Conditions if CD/MUTE Disabled                                                    |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| (Mbps)          |                                                                      | (CD/MUTE Tied to GND)                                                             |
| 143, 177        | Do not use CD/MUTE (tie it to GND)                                   | Acceptable V . 700 to 050 mV                                                      |
| 270, 360, 540   | Acceptable V <sub>SDI</sub> : 720 to 830 mV <sub>P-P</sub> (Note 10) | Acceptable V <sub>SDI</sub> : 720 to 950 mV <sub>P-P</sub> (all input data rates) |
| 1485            | Acceptable V <sub>SDI</sub> : 720 to 880 mV <sub>P-P</sub>           | (all input data rates)                                                            |

Note 10: For 270 Mbps input data rates, the CLC034's maximum acceptable  $V_{SDI}$  is only 0.5 dB below the SMPTE 259M specified 880 mV<sub>P.P</sub> amplitude for zero meters cable. A 10m length of Belden 8281 cable attenuates the signal enough for SMPTE 259M compliance.

### Physical Dimensions inches (millimeters)

unless otherwise noted







16-Pin SOIC Order Number CLC034MA NS Package Number M16A

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560