± 0.4 LSB (typ) # ADCS7476/ADCS7477/ADCS7478 1MSPS, 12-/10-/8-Bit A/D Converters in 6-Lead SOT-23 ### **General Description** The ADCS7476, ADCS7477, and ADCS7478 are low power, monolithic CMOS 12-, 10- and 8-bit analog-to-digital converters that operate at 1 MSPS. The ADCS7476/77/78 are drop-in replacements for Analog Devices' AD7476/77/78. Each device is based on a successive approximation register architecture with internal track-and-hold. The serial interface is compatible with several standards, such as SPI™, QSPI™, MICROWIRE™, and many common DSP serial interfaces. The ADCS7476/77/78 uses the supply voltage as a reference. This enables the devices to operate with a full-scale input range of 0 to $\ensuremath{V_{\text{DD}}}.$ The conversion rate is determined from the serial clock (SCLK) speed. These converters offer a shutdown mode, which can be used to trade throughput for power consumption. The ADCS7476/77/78 is operated with a single supply that can range from +2.7V to +5.25V. Normal power consumption during continuous conversion, using a +3V or +5V supply, is 2 mW or 10 mW respectively. The power down feature, which is enabled by a chip select (CS) pin, reduces the power consumption to under 5 µW using a +5V supply. All three converters are packaged in a 6-lead, SOT-23 package that provides an extremely small footprint for applications where space is a critical consideration. These products are designed for operation over the automotive/extended industrial temperature range of -40°C to +125°C. ### **Features** - Variable power management - Packaged in 6-lead, SOT-23 - Power supply used as reference - Single +2.7V to +5.25V supply operation - SPI™/QSPI™/MICROWIRE™/DSP compatible ### **Key Specifications** Resolution with no Missing Codes Conversion Rate DNL 12/10/8 bits 1 MSPS +0.5, -0.3 LSB (typ) ■ Power Consumption 3V Supply 2 mW (typ) 5V Supply 10 mW (typ) # **Applications** - Automotive Navigation - FA/ATM Equipment - Portable Systems - Medical Instruments - Mobile Communications - Instrumentation and Control Systems # **Connection Diagram** MICROWIRE™ is a trademark of National Semiconductor Corporation. TRI-STATE® is a trademark of National Semiconductor Corporation. QSPI™ and SPI™ are trademarks of Motorola, Inc. # **Ordering Information** | Order Code | Temperature Range | Description | Top Mark | |---------------|-------------------|------------------------------------|----------| | ADCS7476AIMF | -40°C to +125°C | 6-Lead, SOT-23 Package | X01A | | ADCS7477AIMF | -40°C to +85°C | 6-Lead, SOT-23 Package | X02A | | ADCS7478AIMF | -40°C to +85°C | 6-Lead, SOT-23 Package | X03A | | ADCS7476AIMFX | -40°C to +125°C | 6-Lead SOT-23 Package, Tape & Reel | X01A | | ADCS7477AIMFX | -40°C to +85°C | 6-Lead SOT-23 Package, Tape & Reel | X02A | | ADCS7478AIMFX | -40°C to +85°C | 6-Lead SOT-23 Package, Tape & Reel | X03A | # **Pin Descriptions** | Pin No. | Symbol | Description | |-------------|-----------------|-------------------------------------------------------------------------------------------| | ANALOG I/0 | 0 | • | | 3 | V <sub>IN</sub> | Analog input. This signal can range from 0V to V <sub>DD</sub> . | | DIGITAL I/C | ) | | | | | Digital clock input. The range of frequencies for this input is 10 kHz to 20 MHz, with | | 4 | SCLK | guaranteed performance at 20 MHz. This clock directly controls the conversion and readout | | | | processes. | | 5 | SDATA | Digital data output. The output words are clocked out of this pin by the SCLK pin. | | 6 | CS | Chip select. A conversion process begins on the falling edge of $\overline{\text{CS}}$ . | | POWER SU | PPLY | | | | | Positive supply pin. These pins should be connected to a quiet +2.7V to +5.25V source and | | 1 | | bypassed to GND with 0.1 µF and 1 µF monolithic capacitors located within 1 cm of the | | 1 | $V_{DD}$ | power pin. The ADCS7476/77/78 uses this power supply as a reference, so it should be | | | | thoroughly bypassed. | | 2 | GND | The ground return for the supply. | # **Block Diagram** # **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage $V_{DD}$ -0.3V to +6.5V Voltage on Any Analog Pin to GND -0.3V to $V_{DD}$ +0.3V Voltage on Any Digital Pin to GND -0.3V to 6.5V Input Current at Any Pin (Note 3) $\pm 10$ mA ESD Susceptibility Human Body Model 3500V Machine Model 200V Soldering Temperature, Infrared, $\begin{array}{ccc} 10 \text{ seconds} & 215^{\circ}\text{C} \\ \text{Junction Temperature} & +150^{\circ}\text{C} \\ \text{Storage Temperature} & -65^{\circ}\text{C to } +150^{\circ}\text{C} \end{array}$ ### **Operating Ratings** Operating Temperature Range $T_{MIN} = -40^{\circ}C \le T_{A} \\ \le T_{MAX} = +125^{\circ}C$ V<sub>DD</sub> Supply Voltage +2.7V to +5.25V Digital Input Pins Voltage Range Note 4) +2.7V to +5.25V # **Package Thermal Resistance** | Package | $\theta_{JA}$ | | |----------------|---------------|--| | 6-Lead, SOT-23 | 265°C / W | | ### ADCS7476/ADCS7477/ADCS7478 Specifications(Note 2) ### **ADCS7476 Converter Electrical Characteristics** The following specifications apply for $V_{DD} = +2.7V$ to 5.25V, $f_{SCLK} = 20$ MHz, $f_{SAMPLE} = 1$ MSPS unless otherwise noted. **Boldface limits apply for T<sub>A</sub> = -40°C to +85°C**: all other limits $T_A = 25$ °C, unless otherwise noted. | Symbol | Parameter | Conditions | Typical | Limits | Units | |------------------|------------------------------------------------|-----------------------------------------------------------------------|-----------------|----------|-----------| | STATIC ( | ONVERTER CHARACTERISTICS (VDI | = 2.7V to 3.6V) | • | | • | | | Resolution with No Missing Codes | -40°C ≤ T <sub>A</sub> ≤ 125°C | | 12 | Bits | | | | -40°C ≤ T <sub>A</sub> ≤ 85°C | ±0.4 | ±1 | LSB (max) | | INL | Integral Non-Linearity | T <sub>A</sub> = 125°C | | +1 | LSB (min) | | | | 1 <sub>A</sub> = 125 C | | -1.1 | LSB (max) | | | | -40°C ≤ T <sub>A</sub> ≤ 85°C | +0.5 | +1 | LSB (max) | | DNL | Differential Non-Linearity | -40 C ≤ 1 <sub>A</sub> ≤ 65 C | -0.3 | -0.9 | LSB (min) | | | | T <sub>A</sub> = 125°C | | ±1 | LSB (max) | | V <sub>OFF</sub> | Offset Error | -40°C ≤ T <sub>A</sub> ≤ 125°C | ±0.1 | ±1.2 | LSB (max) | | GE | Gain Error | -40°C ≤ T <sub>A</sub> ≤ 125°C | ±0.2 | ±1.2 | LSB (max) | | DYNAMIC | CONVERTER CHARACTERISTICS (f | IN = 100 kHz, -0.02 dBFS sine wave | unless otherwis | e noted) | • | | SINAD | Signal-to-Noise Plus Distortion Ratio | -40°C ≤ T <sub>A</sub> ≤ 125°C | 72 | 70 | dB (min) | | SNR | Signal-to-Noise Ratio | -40°C ≤ T <sub>A</sub> ≤ 85°C | 72.5 | 70.8 | dB (min) | | SINH | | T <sub>A</sub> = 125°C | | 70.6 | dB (min) | | THD | Total Harmonic Distortion | | -80 | | dB | | SFDR | Spurious-Free Dynamic Range | | 82 | | dB | | IMD | Intermodulation Distortion, Second Order Terms | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz | -78 | | dB | | IMD | Intermodulation Distortion, Third Order Terms | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz | -78 | | dB | | EDDW/ | O dD Full Dower Downshuidth | +5V Supply | 11 | | MHz | | FPBW | -3 dB Full Power Bandwidth | +3V Supply | 8 | | MHz | | POWER S | SUPPLY CHARACTERISTICS | | | | • | | | Occurring Malkana | | | 2.7 | V (min) | | $V_{DD}$ | Supply Voltage | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125^{\circ}\text{C}$ | | 5.25 | V (max) | # **ADCS7476 Converter Electrical Characteristics** (Continued) The following specifications apply for $V_{DD}$ = +2.7V to 5.25V, $f_{SCLK}$ = 20 MHz, $f_{SAMPLE}$ = 1 MSPS unless otherwise noted. **Boldface limits apply for T<sub>A</sub>** = -40°C to +85°C: all other limits T<sub>A</sub> = 25°C, unless otherwise noted. | Symbol | Parameter | Conditions | Typical | Limits | Units | |-------------------|---------------------------------------|---------------------------------------------------------------------|----------------------|----------------------|--------------------| | POWER | SUPPLY CHARACTERISTICS | | | | | | | N - 1M - 1 (OL 1) | $V_{DD}$ = +4.75V to +5.25V,<br>SCLK On or Off | 2 | | mA | | | Normal Mode (Static) | $V_{DD}$ = +2.7V to +3.6V,<br>SCLK On or Off | 1 | | mA | | $I_{DD}$ | | $V_{DD} = +4.75V \text{ to } +5.25V,$ $f_{SAMPLE} = 1 \text{ MSPS}$ | 2.0 | 3.5 | mA (max) | | | Normal Mode (Operational) | $V_{DD}$ = +2.7V to +3.6V,<br>$f_{SAMPLE}$ = 1 MSPS | 0.6 | 1.6 | mA (max) | | | | $V_{DD} = +5V$ , SCLK Off | 0.5 | | μA | | | Shutdown Mode | V <sub>DD</sub> = +5V, SCLK On | 60 | | μA | | | Power Consumption, Normal Mode | $V_{DD} = +5V$ , $f_{SAMPLE} = 1$ MSPS | 10 | 17.5 | mW (max) | | | (Operational) | $V_{DD} = +3V$ , $f_{SAMPLE} = 1$ MSPS | 2 | 4.8 | mW (max) | | $P_D$ | | V <sub>DD</sub> = +5V, SCLK Off | 2.5 | | μW | | | Power Consumption, Shutdown Mode | V <sub>DD</sub> = +3V, SCLK Off | 1.5 | | μW | | ANALO | G INPUT CHARACTERISTICS | DD - 7 - 1 - 1 | | | <u> </u> | | V <sub>IN</sub> | Input Range | | 0 to V <sub>DD</sub> | | V | | I <sub>DCL</sub> | DC Leakage Current | | J. S. DD | ±1 | μΑ (max) | | C <sub>INA</sub> | Analog Input Capacitance | | 30 | | pF | | | INPUT CHARACTERISTICS | | | | ı. | | V <sub>IH</sub> | Input High Voltage | | | 2.4 | V (min) | | | , , , , , , , , , , , , , , , , , , , | V <sub>DD</sub> = +5V | | 0.8 | V (max) | | $V_{IL}$ | Input Low Voltage | $V_{DD} = +3V$ | | 0.4 | V (max) | | I <sub>IN</sub> | Input Current | $V_{IN} = 0V \text{ or } V_{DD}$ | ±10 nA | ±1 | μA (max) | | C <sub>IND</sub> | Digital Input Capacitance | 110 01 01 00 | 2 | 4 | pF (max) | | | OUTPUT CHARACTERISTICS | | | | F ( / | | V <sub>OH</sub> | Output High Voltage | $I_{SOURCE} = 200 \mu A,$<br>$V_{DD} = +2.7V \text{ to } +5.25V$ | | V <sub>DD</sub> -0.2 | V (min) | | V <sub>OL</sub> | Output Low Voltage | I <sub>SINK</sub> = 200 μA | | 0.4 | V (max) | | I <sub>OL</sub> | TRI-STATE Leakage Current | | | ±10 | μA (max) | | C <sub>OUT</sub> | TRI-STATE Output Capacitance | | 2 | 4 | pF (max) | | | Output Coding | | Strai | ght (Natural) | Binary | | AC ELE | CTRICAL CHARACTERISTICS | | | | <u>-</u> | | f <sub>SCLK</sub> | Clock Frequency | | | 20 | MHz (max) | | DC | SCLK Duty Cycle | | | 40<br>60 | % (min)<br>% (max) | | t <sub>TH</sub> | Track/Hold Acquisition Time | | | 400 | ns (max) | | | · | | | | MSPS | | f <sub>RATE</sub> | Throughput Rate | See Serial Interface Section | | 1 | (max) | | t <sub>AD</sub> | Aperture Delay | | 3 | | ns | | | | | | | 1 | # **ADCS7477 Converter Electrical Characteristics** The following specifications apply for $V_{DD}$ = +2.7V to 5.25V, $f_{SCLK}$ = 20 MHz, $f_{SAMPLE}$ = 1 MSPS unless otherwise noted. **Boldface limits apply for T<sub>A</sub> = -40°C to +85°C**: all other limits T<sub>A</sub> = 25°C, unless otherwise noted. | Symbol | | Conditions | Typical | Limits | Units | |------------------|---------------------------------------|----------------------------------------------------|----------------------|--------|-----------| | STATIC | CONVERTER CHARACTERISTICS | | | | 1 | | | Resolution with No Missing Codes | | | 10 | Bits | | INL | Integral Non-Linearity | | ±0.2 | ±0.7 | LSB (max) | | DNL | Differential Non-Linearity | | +0.3 | ±0.7 | LSB (max) | | DINL | Differential Non-Lifeanty | | -0.2 | ±0.7 | LSB (max) | | $V_{OFF}$ | Offset Error | | ±0.1 | ±0.7 | LSB (max) | | GE | Gain Error | | ±0.2 | ±1 | LSB (max) | | DYNAMI | C CONVERTER CHARACTERISTICS | | | | | | SINAD | Signal-to-Noise Plus Distortion Ratio | f <sub>IN</sub> = 100 kHz | 61.7 | 61 | dBFS (min | | SNR | Signal-to-Noise Ratio | f <sub>IN</sub> = 100 kHz | 62 | | dB | | THD | Total Harmonic Distortion | f <sub>IN</sub> = 100 kHz | -77 | -73 | dB (max) | | SFDR | Spurious-Free Dynamic Range | f <sub>IN</sub> = 100 kHz | 78 | 74 | dB (min) | | | Intermodulation Distortion, Second | | | | | | | Order Terms | $f_a = 103.5 \text{ kHz}, f_b = 113.5 \text{ kHz}$ | -78 | | dB | | IMD | Intermodulation Distortion, Third | | | | | | | Order Terms | $f_a = 103.5 \text{ kHz}, f_b = 113.5 \text{ kHz}$ | -78 | | dB | | | | +5V Supply | 11 | | MHz | | FPBW | -3 dB Full Power Bandwidth | +3V Supply | 8 | | MHz | | POWER | SUPPLY CHARACTERISTICS | 101 00,000 | | | | | | | | | 2.7 | V (min) | | $V_{DD}$ | Supply Voltage | | | 5.25 | V (max) | | | | $V_{DD} = +4.75V \text{ to } +5.25V,$ | | | (111621) | | | | SCLK On or Off | 2 | | mA | | | Normal Mode (Static) | $V_{DD} = +2.7V \text{ to } +3.6V,$ | | | | | | | SCLK On or Off | 1 1 | | mA | | | | $V_{DD} = +4.75V \text{ to } +5.25V,$ | | | | | $I_{DD}$ | | f <sub>SAMPLE</sub> = 1 MSPS | 2.0 | 3.5 | mA (max) | | | Normal Mode (Operational) | $V_{DD} = +2.7V \text{ to } +3.6V,$ | | | | | | | f <sub>SAMPLE</sub> = 1 MSPS | 0.6 | 1.6 | mA (max) | | | | V <sub>DD</sub> = +5V, SCLK Off | 0.5 | | μΑ (max) | | | Shutdown Mode | V <sub>DD</sub> = +5V, SCLK On | 60 | | μA (max) | | | Power Consumption, Normal Mode | $V_{DD} = +5V$ , $f_{SAMPLE} = 1$ MSPS | 10 | 17.5 | mW (max) | | | (Operational) | $V_{DD} = +3V$ , $f_{SAMPLE} = 1$ MSPS | 2 | 4.8 | mW (max) | | $P_D$ | | $V_{DD} = +5V$ , SCLK Off | 2.5 | 4.0 | μW (max) | | | Power Consumption, Shutdown Mode | $V_{DD} = +3V$ , SCLK Off | 1.5 | | μW (max) | | ANAL OG | INPUT CHARACTERISTICS | V <sub>DD</sub> = +3V, SOLIK OII | 1.5 | | μνν (παλ) | | | Input Range | | 0 to 1/ | | V | | V <sub>IN</sub> | DC Leakage Current | | 0 to V <sub>DD</sub> | ±1 | · · | | I <sub>DCL</sub> | | | - 00 | Ξ1 | μA (max) | | C <sub>INA</sub> | Analog Input Capacitance | | 30 | | pF | | | INPUT CHARACTERISTICS | | | | | | V <sub>IH</sub> | Input High Voltage | | | 2.4 | V (min) | | $V_{IL}$ | Input Low Voltage | $V_{DD} = +5V$ | | 0.8 | V (max) | | 114 | | $V_{DD} = +3V$ | | 0.4 | V (max) | | I <sub>IN</sub> | Input Current | $V_{IN} = 0V \text{ or } V_{DD}$ | ±10 nA | ±1 | μA (max) | | C <sub>IND</sub> | Digital Input Capacitance | | 2 | 4 | pF (max) | # **ADCS7477 Converter Electrical Characteristics** (Continued) The following specifications apply for $V_{DD}$ = +2.7V to 5.25V, $f_{SCLK}$ = 20 MHz, $f_{SAMPLE}$ = 1 MSPS unless otherwise noted. **Boldface limits apply for T<sub>A</sub>** = -40°C to +85°C: all other limits T<sub>A</sub> = 25°C, unless otherwise noted. | Symbol | Parameter | Conditions | Typical | Limits | Units | |-------------------|------------------------------|---------------------------------------------------------------|---------------------------|----------------------|--------------------| | DIGITAL | OUTPUT CHARACTERISTICS | · | | | | | V <sub>OH</sub> | Output High Voltage | $I_{SOURCE} = 200 \mu A,$ $V_{DD} = +2.7V \text{ to } +5.25V$ | | V <sub>DD</sub> -0.2 | V (min) | | V <sub>OL</sub> | Output Low Voltage | I <sub>SINK</sub> = 200 μA | | 0.4 | V (max) | | I <sub>OL</sub> | TRI-STATE Leakage Current | | | ±10 | μA (max) | | C <sub>OUT</sub> | TRI-STATE Output Capacitance | | 2 | 4 | pF (max) | | | Output Coding | | Straight (Natural) Binary | | | | AC ELEC | TRICAL CHARACTERISTICS | • | | | | | f <sub>SCLK</sub> | Clock Frequency | | | 20 | MHz (max) | | DC | SCLK Duty Cycle | | | 40<br>60 | % (min)<br>% (max) | | t <sub>TH</sub> | Track/Hold Acquisition Time | | | 400 | ns (max) | | f <sub>RATE</sub> | Throughput Rate | See Serial Interface Section | | 1 | MSPS<br>(max) | | t <sub>AD</sub> | Aperture Delay | | 3 | | ns | | t <sub>AJ</sub> | Aperture Jitter | | 30 | | ps | # **ADCS7478 Converter Electrical Characteristics** The following specifications apply for $V_{DD}$ = +2.7V to 5.25V, $f_{SCLK}$ = 20 MHz, $f_{SAMPLE}$ = 1 MSPS unless otherwise noted. **Boldface limits apply for T<sub>A</sub>** = -40°C to +85°C: all other limits T<sub>A</sub> = 25°C, unless otherwise noted. | Symbol | Parameter Parameter | Conditions | Typical | Limits | Units | |------------------|------------------------------------------------|--------------------------------------------------------|----------------------|-------------|--------------------| | STATIC | CONVERTER CHARACTERISTICS | | | | | | | Resolution with No Missing Codes | | | 8 | Bits | | INL | Integral Non-Linearity | | ±0.05 | ±0.3 | LSB (max) | | DNL | Differential Non-Linearity | | ±0.07 | ±0.3 | LSB (max) | | V <sub>OFF</sub> | Offset Error | | ±0.03 | ±0.3 | LSB (max) | | GE | Gain Error | | ±0.08 | ±0.4 | LSB (max) | | | Total Unadjusted Error | | ±0.07 | ±0.3 | LSB (max) | | DYNAMI | IC CONVERTER CHARACTERISTICS | 1 | | | | | SINAD | Signal-to-Noise Plus Distortion Ratio | f <sub>IN</sub> = 100 kHz | 49.7 | 49 | dB (min) | | SNR | Signal-to-Noise Ratio | f <sub>IN</sub> = 100 kHz | 49.7 | | dB | | THD | Total Harmonic Distortion | f <sub>IN</sub> = 100 kHz | -77 | -65 | dB (max) | | SFDR | Spurious-Free Dynamic Range | f <sub>IN</sub> = 100 kHz | 69 | 65 | dB (min) | | | Intermodulation Distortion, Second Order Terms | $f_a = 103.5 \text{ kHz}, f_b = 113.5 \text{ kHz}$ | -68 | | dB | | IMD | Intermodulation Distortion, Third Order Terms | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz | -68 | | dB | | EDD'4 | 0.10.5.11.0 | +5V Supply | 11 | | MHz | | FPBW | -3 dB Full Power Bandwidth | +3V Supply | 8 | | MHz | | POWER | SUPPLY CHARACTERISTICS | 1 1 1 | 1 | | | | V <sub>DD</sub> | Supply Voltage | | | 2.7<br>5.25 | V (min)<br>V (max) | | | Normal Mode (Static) | $V_{DD}$ = +4.75V to +5.25V,<br>SCLK On or Off | 2 | | mA | | | | $V_{DD} = +2.7V$ to $+3.6V$ , SCLK On or Off | 1 | | mA | | I <sub>DD</sub> | Normal Mode (Operational) | $V_{DD}$ = +4.75V to +5.25V,<br>$f_{SAMPLE}$ = 1 MSPS | 2.0 | 3.5 | mA (max) | | | | $V_{DD}$ = +2.7V to +3.6V,<br>$f_{SAMPLE}$ = 1 MSPS | 0.6 | 1.6 | mA (max) | | | Shutdown Mode | $V_{DD} = +5V$ , SCLK Off | 0.5 | | μA (max) | | | Shutdown Mode | V <sub>DD</sub> = +5V, SCLK On | 60 | | μA (max) | | | Power Consumption, Normal Mode | $V_{DD} = +5V$ , $f_{SAMPLE} = 1$ MSPS | 10 | 17.5 | mW (max | | D | (Operational) | $V_{DD} = +3V$ , $f_{SAMPLE} = 1$ MSPS | 2 | 4.8 | mW (max | | $P_D$ | Power Consumption= Shutdown | V <sub>DD</sub> = +5V, SCLK Off | 2.5 | | μW (max) | | | Mode | V <sub>DD</sub> = +3V, SCLK Off | 1.5 | | μW (max) | | ANALO | G INPUT CHARACTERISTICS | | | | | | V <sub>IN</sub> | Input Range | | 0 to V <sub>DD</sub> | | V | | I <sub>DCL</sub> | DC Leakage Current | | | ±1 | μA (max) | | C <sub>INA</sub> | Analog Input Capacitance | | 30 | | pF | | | INPUT CHARACTERISTICS | • | | | | | V <sub>IH</sub> | Input High Voltage | | | 2.4 | V (min) | | | | $V_{DD} = +5V$ | | 0.8 | V (max) | | $V_{IL}$ | Input Low Voltage | $V_{DD} = +3V$ | | 0.4 | V (max) | | I <sub>IN</sub> | Digital Input Current | $V_{IN} = 0V \text{ or } V_{DD}$ | ±10 nA | ±1 | μA (max) | | C <sub>IND</sub> | Input Capacitance | | 2 | 4 | pF(max) | # **ADCS7478 Converter Electrical Characteristics** (Continued) The following specifications apply for $V_{DD}$ = +2.7V to 5.25V, $f_{SCLK}$ = 20 MHz, $f_{SAMPLE}$ = 1 MSPS unless otherwise noted. **Boldface limits apply for T<sub>A</sub>** = -40°C to +85°C: all other limits $T_A$ = 25°C, unless otherwise noted. | Symbol | Parameter | Conditions | Typical | Limits | Units | |-------------------|------------------------------|------------------------------------------------------------------|---------------------------|----------------------|------------| | DIGITAL | OUTPUT CHARACTERISTICS | | ' | , | | | V <sub>OH</sub> | Output High Voltage | $I_{SOURCE} = 200 \mu A,$<br>$V_{DD} = +2.7V \text{ to } +5.25V$ | | V <sub>DD</sub> -0.2 | V (min) | | V <sub>OL</sub> | Output Low Voltage | I <sub>SINK</sub> = 200 μA | | 0.4 | V (max) | | I <sub>OL</sub> | TRI-STATE Leakage Current | | | ±10 | μA (max) | | C <sub>OUT</sub> | TRI-STATE Output Capacitance | | 2 | 4 | pF (max) | | | Output Coding | | Straight (Natural) Binary | | | | AC ELEC | TRICAL CHARACTERISTICS | | | | | | f <sub>SCLK</sub> | Clock Frequency | | | 20 | MHz (max) | | DC | COLIK Dutu Curle | | | 40 | % (min) | | DC | SCLK Duty Cycle | | | 60 | % (max) | | t <sub>TH</sub> | Track/Hold Acquisition Time | | | 400 | ns (max) | | f <sub>RATE</sub> | Throughput Rate | See Applications Section | | 1 | MSPS (min) | | t <sub>AD</sub> | Aperture Delay | | 3 | | ns | | t <sub>AJ</sub> | Aperture Jitter | | 30 | | ps | **Note 1:** Absolute maximum ratings are limiting values, to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not implied. Exposure to maximum ratings for extended periods may affect device reliability. Note 2: Data sheet min/max specification limits are guaranteed by design, test, or statistical analysis. Note 3: Except power supply pins. Note 4: Independent of supply voltage. # **Timing Test Circuit** # ADCS7476/ADCS7477/ADCS7478 Timing Specifications The following specifications apply for $V_{DD} = +2.7V$ to 5.25V, $f_{SCLK} = 20$ MHz, **Boldface limits apply for T\_A = -40^{\circ}C to +85°C**: all other limits $T_A = 25^{\circ}$ C, unless otherwise noted. (Note 9) | Symbol | Parameter | Conditions | Typical | Limits | Units | |-----------------------|--------------------------------------------------------|------------------------------------|------------------------|-------------------|--------------| | t <sub>CONVERT</sub> | | | 16 x t <sub>SCLK</sub> | | | | t <sub>QUIET</sub> | (Note 5) | | | 50 | ns (min) | | t1 | Minimum CS Pulse Width | | | 10 | ns (min) | | t <sub>2</sub> | CS to SCLK Setup Time | | | 10 | ns (min) | | t <sub>3</sub> | Delay from CS Until SDATA TRI-STATE® Disabled (Note 6) | | | 20 | ns (max) | | | Data Access Time after SCLK Falling | $V_{DD} = +2.7 \text{ to } +3.6$ | | 40 | ns (max) | | $t_4$ | Edge(Note 7) | $V_{DD} = +4.75 \text{ to } +5.25$ | | 20 | ns (max) | | + | SCLK Low Pulse Width | | | 0.4 x | ns (min) | | t <sub>5</sub> | | | | t <sub>SCLK</sub> | | | t <sub>6</sub> | SCLK High Pulse Width | | | 0.4 x | ns (min) | | 6<br> | | | | t <sub>SCLK</sub> | 113 (111111) | | t <sub>7</sub> | SCLK to Data Valid Hold Time | $V_{DD} = +2.7 \text{ to } +3.6$ | | 7 | ns (min) | | 17<br> | SOLIC to Data Valid Florid Filine | $V_{DD} = +4.75 \text{ to } +5.25$ | | 5 | ns (min) | | | | V <sub>DD</sub> = +2.7 to +3.6 | | 25 | ns (max) | | | SCLK Falling Edge to SDATA High Impedance (Note 8) | | | 6 | ns (min) | | t <sub>8</sub> | | V <sub>DD</sub> = +4.75 to +5.25 | | 25 | ns (max) | | | | | | 5 | ns (min) | | t <sub>POWER-UP</sub> | Power-Up Time from Full<br>Power-Down | | 1 | | μs | Note 5: Minimum Quiet Time Required Between Bus Relinquish and Start of Next Conversion Note 6: Measured with the load circuit shown above, and defined as the time taken by the output to cross 1.0V. Note 7: Measured with the load circuit shown above, and defined as the time taken by the output to cross 1.0V or 2.0V. **Note 8:** $t_8$ is derived from the time taken by the outputs to change by 0.5V with the loading circuit shown above. The measured number is then adjusted to remove the effects of charging or discharging the 25pF capacitor. This means $t_8$ is the true bus relinquish time, independent of the bus loading. Note 9: All input signals are specified as $t_r = t_f = 5$ ns (10% to 90% $V_{DD}$ ) and timed from 1.6V. ### **Specification Definitions** **APERTURE DELAY** is the time after the falling edge of $\overline{\text{CS}}$ to when the input signal is acquired or held for conversion. **APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output. **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB. **DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK. **EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits. **FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input. **GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal ( $V_{REF}$ - 1.5 LSB for ADCS7476 and ADCS7477, $V_{REF}$ - 1 LSB for ADCS7478), after adjusting for offset error. INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value. **INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the either the two second order or all four third order intermodulation products to the sum of the power in both of the original frequencies. IMD is usually expressed in dBFS. **MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADCS7476/77/78 is guaranteed not to have any missing codes. **OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB for the ADCS7476 and ADCS7477, and GND + 1 LSB for the ADCS7478). **SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or dc. SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding dc. **SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input. **TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dBc, of the rms total of the first five harmonic levels at the output to the level of the fundamental at the output. THD is calculated as THD = 20 x log $$\sqrt{\frac{f_2^2 + \dots + f_6^2}{f_1^2}}$$ where $f_1$ is the RMS power of the fundamental (output) frequency and $f_2$ through $f_6$ are the RMS power in the first 5 harmonic frequencies. **TOTAL UNADJUSTED ERROR** is a comprehensive specification which includes gain error, linearity error, and offset error. # **Timing Diagrams** FIGURE 1. ADCS7476 Serial Interface Timing Diagram FIGURE 2. ADCS7477 Serial Interface Timing Diagram # Timing Diagrams (Continued) FIGURE 3. ADCS7478 Serial Interface Timing Diagram # $\textbf{Typical Performance Characteristics} \quad \textbf{T}_{A} = +25^{\circ} \text{C}, \ \textbf{V}_{DD} = 3 \text{V}, \ \textbf{f}_{SAMPLE} = 1 \ \text{MSPS}, \ \textbf{f}_{SCLK} = 20 \ \text{MHz}, \\ \textbf{f}_{SCL$ $f_{IN}$ = 100 kHz unless otherwise stated. ### **ADCS7476** ### ADCS7476 Spectrum Response @ 100kHz Input ### ADCS7476 THD vs. Input Frequency, 600 kSPS ADCS7476 INL 20057705 ### ADCS7476 THD vs. Source Impedance 2005775 ### ADCS7476 THD vs. Input Frequency, 1 MSPS 20057752 # **Typical Performance Characteristics** $T_A = +25^{\circ}C$ , $V_{DD} = 3V$ , $f_{SAMPLE} = 1$ MSPS, $f_{SCLK} = 20$ MHz, $f_{IN} = 100$ kHz unless otherwise stated. (Continued) ### ADCS7476 SINAD vs. Input Frequency, 600 kSPS 20057753 ### ADCS7476 SNR vs. f<sub>SCLK</sub> ### ADCS7476 SINAD vs. Input Frequency, 1 MSPS 20057754 ### ADCS7476 SINAD vs. $f_{\text{SCLK}}$ 20057757 # **Typical Performance Characteristics** $T_A = +25^{\circ}C$ , $V_{DD} = 3V$ , $f_{SAMPLE} = 1$ MSPS, $f_{SCLK} = 20$ MHz, $f_{IN} = 100$ kHz unless otherwise stated. (Continued) ### ADCS7477 Spectrum Response @ 100kHz Input # **Typical Performance Characteristics** $T_A = +25^{\circ}C$ , $V_{DD} = 3V$ , $f_{SAMPLE} = 1$ MSPS, $f_{SCLK} = 20$ MHz, $f_{IN} = 100$ kHz unless otherwise stated. (Continued) ### ADCS7478 Spectrum Response @ 100kHz Input ADCS7478 SINAD vs. f<sub>SCLK</sub> 20057762 20057763 ### **Applications Information** ### 1.0 ADCS7476/77/78 OPERATION The ADCS7476/77/78 are successive-approximation analog-to-digital converters designed around a charge-redistribution digital-to-analog converter. Simplified schematics of the ADCS7476/77/78 in both track and hold operation are shown in Figures 4 and 5, respectively. In Figure 4, the device is in track mode: switch SW1 connects the sampling capacitor to the input, and SW2 balances the comparator inputs. The device is in this state until $\overline{\text{CS}}$ is brought low, at which point the device moves to hold mode. Figure 5 shows the device in hold mode: switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The device moves from hold mode to track mode on the 13th rising edge of SCLK. FIGURE 4. ADCS7476/77/78 in Track Mode FIGURE 5. ADCS7476/77/78 in Hold Mode #### 2.0 USING THE ADCS7476/77/78 Serial interface timing diagrams for the ADCS7476/77/78 are shown in Figures 1, 2, and 3. $\overline{\text{CS}}$ is chip select, which initiates conversions on the ADCS7476/77/78 and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. SDATA is the serial data out pin, where a conversion result is found as a serial data stream. Basic operation of the ADCS7476/77/78 begins with $\overline{\text{CS}}$ going low, which initiates a conversion process and data transfer. Subsequent rising and falling edges of SCLK will be labelled with reference to the falling edge of $\overline{\text{CS}}$ ; for example, "the third falling edge of SCLK" shall refer to the third falling edge of SCLK after $\overline{\text{CS}}$ goes low. At the fall of $\overline{\text{CS}}$ , the SDATA pin comes out of TRI-STATE, and the converter moves from track mode to hold mode. The input signal is sampled and held for conversion on the falling edge of $\overline{\text{CS}}$ . The converter moves from hold mode to track mode on the 13th rising edge of SCLK (see Figure 1, 2, or 3). The SDATA pin will be placed back into TRI-STATE after the 16th falling edge of SCLK, or at the rising edge of $\overline{\text{CS}}$ , whichever occurs first. After a conversion is completed, the quiet time $t_{\text{QUIET}}$ must be satisfied before bringing $\overline{\text{CS}}$ low again to begin another conversion. Sixteen SCLK cycles are required to read a complete sample from the ADCS7476/77/78. The sample bits (including any leading or trailing zeroes) are clocked out on falling edges of SCLK, and are intended to be clocked in by a receiver on subsequent falling edges of SCLK. The ADCS7476/77/78 will produce four leading zeroes on SDATA, followed by twelve, ten, or eight data bits, most significant first. After the data bits, the ADCS7477 will clock out two trailing zeros, and the ADCS7478 will clock out four trailing zeros. The ADCS7476 will not clock out any trailing zeros; the least significant data bit will be valid on the 16th falling edge of SCLK. Depending upon the application, the first edge on SCLK after CS goes low may be either a falling edge or a rising edge. If the first SCLK edge after $\overline{\text{CS}}$ goes low is a rising edge, all four leading zeroes will be valid on the first four falling edges of SCLK. If instead the first SCLK edge after $\overline{\text{CS}}$ goes low is a falling edge, the first leading zero may not be set up in time for a microprocessor or DSP to read it correctly. The remaining data bits are still clocked out on the falling edges of SCLK. # 4096; for the ADCS7477 the LSB width is $V_{\rm DD}$ / 1024; for the ADCS7478, the LSB width is $V_{\rm DD}$ / 256. The ideal transfer characteristic for the ADCS7476 and ADCS7477 is shown in Figure 6, while the ideal transfer characteristic for the ADCS7478 is shown in Figure 7. ### 3.0 ADCS7476/77/78 TRANSFER FUNCTION The output format of the ADCS7476/77/78 is straight binary. Code transitions occur midway between successive integer LSB values. The LSB widths for the ADCS7476 is $\rm V_{DD}$ / FIGURE 6. ADCS7476/77 Ideal Transfer Characteristic FIGURE 7. ADCS7478 Ideal Transfer Characteristic #### 4.0 SAMPLE CIRCUIT FIGURE 8. Sample Circuit A typical application of the ADCS7476/77/78 is shown in Figure 8. The combined analog and digital supplies are provided in this example by the National LP2950 low-dropout voltage regulator, available in a variety of fixed and adjustable output voltages. The supply is bypassed with a capacitor network located close to the device. The three-wire interface is also shown connected to a microprocessor or DSP. ### **5.0 ANALOG INPUTS** An equivalent circuit for the ADCS7476/77/78 input channel is shown in Figure 9. The diodes D1 and D2 provide ESD protection for the analog inputs. At no time should an analog input exceed $\rm V_{DD}$ + 300 mV or GND - 300 mV, as these ESD diodes will begin conducting current into the substrate and affect ADC operation. The capacitor C1 in Figure 9 typically has a value of 4 pF, and is mainly due to pin capacitance. The resistor R1 represents the on resistance of the multiplexer and track / hold switch, and is typically 100 ohms. The capacitor C2 is the ADCS7476/77/78 sampling capacitor, and is typically 26 pF. The sampling nature of the analog input causes input current pulses that result in voltage spikes at the input. The ADCS7476/77/78 will deliver best performance when driven by a low-impedance source to eliminate distortion caused by the charging of the sampling capacitance. In applications where dynamic performance is critical, the input might need to be driven with a low output-impedance amplifier. In addition, when using the ADCS7476/77/78 to sample AC signals, a band-pass or low-pass filter will reduce harmonics and noise and thus improve THD and SNR. FIGURE 9. Equivalent Input Circuit #### 6.0 DIGITAL INPUTS AND OUTPUTS The ADCS7476/77/78 digital inputs (SCLK and $\overline{CS}$ ) are not limited by the same absolute maximum ratings as the analog inputs. The digital input pins are instead limited to +6.5V with respect to GND, regardless of $V_{DD}$ , the supply voltage. This allows the ADCS7476/77/78 to be interfaced with a wide range of logic levels, independent of the supply voltage. Note that, even though the digital inputs are tolerant of up to +6.5V above GND, the digital outputs are only capable of driving $V_{DD}$ out. In addition, the digital input pins are not prone to latch-up; SCLK and $\overline{CS}$ may be asserted before $V_{DD}$ without any risk. #### 7.0 MODES OF OPERATION The ADCS7476/77/78 has two possible modes of operation: normal mode, and shutdown mode. The ADCS7476/77/78 enters normal mode (and a conversion process is begun) when $\overline{\text{CS}}$ is pulled low. The device will enter shutdown mode if $\overline{\text{CS}}$ is pulled high before the tenth falling edge of SCLK after $\overline{\text{CS}}$ is pulled low, or will stay in normal mode if $\overline{\text{CS}}$ remains low. Once in shutdown mode, the device will stay there until $\overline{\text{CS}}$ is brought low again. By varying the ratio of time spent in the normal and shutdown modes, a system may trade-off throughput for power consumption. ### **8.0 NORMAL MODE** The best possible throughput is obtained by leaving the ADCS7476/77/78 in normal mode at all times, so there are no power-up delays. To keep the device in normal mode continuously, $\overline{\text{CS}}$ must be kept low until after the 10th falling edge of SCLK after the start of a conversion (remember that a conversion is initiated by bringing $\overline{\text{CS}}$ low). If $\overline{\text{CS}}$ is brought high after the 10th falling edge, but before the 16th falling edge, the device will remain in normal mode, but the current conversion will be aborted, and SDATA will return to TRI-STATE (truncating the output word). Sixteen SCLK cycles are required to read all of a conversion word from the device. After sixteen SCLK cycles have elapsed, $\overline{\text{CS}}$ may be idled either high or low until the next conversion. If $\overline{\text{CS}}$ is idled low, it must be brought high again before the start of the next conversion, which begins when $\overline{\text{CS}}$ is again brought low. After sixteen SCLK cycles, SDATA returns to TRI-STATE. Another conversion may be started, after $t_{\rm QUIET}$ has elapsed, by bringing $\overline{\rm CS}$ low again. ### 9.0 SHUTDOWN MODE Shutdown mode is appropriate for applications that either do not sample continuously, or are willing to trade throughput for power consumption. When the ADCS7476/77/78 is in shutdown mode, all of the analog circuitry is turned off. To enter shutdown mode, a conversion must be interrupted by bringing $\overline{CS}$ back high anytime between the second and tenth falling edges of SCLK, as shown in Figure 10. Once $\overline{CS}$ has been brought high in this manner, the device will enter shutdown mode; the current conversion will be aborted and SDATA will enter TRI-STATE. If $\overline{CS}$ is brought high before the second falling edge of SCLK, the device will not change mode; this is to avoid accidentally changing mode as a result of noise on the $\overline{CS}$ line. FIGURE 10. Entering Shutdown Mode ### 10.0 EXITING SHUTDOWN MODE FIGURE 11. Entering Normal Mode To exit shutdown mode, bring $\overline{CS}$ back low. Upon bringing $\overline{CS}$ low, the ADCS7476/77/78 will begin powering up. Power up typically takes 1 $\mu$ s. This microsecond of power-up delay results in the first conversion result being unusable. The second conversion performed after power-up, however, is valid, as shown in Figure 11. If $\overline{\text{CS}}$ is brought back high before the 10th falling edge of SCLK, the device will return to shutdown mode. This is done to avoid accidentally entering normal mode as a result of noise on the $\overline{\text{CS}}$ line. To exit shutdown mode and remain in normal mode, $\overline{\text{CS}}$ must be kept low until after the 10th falling edge of SCLK. The ADCS7476/77/78 will be fully powered-up after 16 SCLK cycles. ### 11.0 POWER-UP TIMING The ADCS7476/77/78 typically requires 1 $\mu$ s to power up, either after first applying $V_{DD}$ , or after returning to normal mode from shutdown mode. This corresponds to one "dummy" conversion for any SCLK frequency within the specifications in this document. After this first dummy conversion, the ADCS7476/77/78 will perform conversions properly. Note that the $t_{QUIET}$ time must still be included between the first dummy conversion and the second valid conversion. ### 12.0 STARTUP MODE When the $V_{\rm DD}$ supply is first applied, the ADCS7476/77/78 may power up in either of the two modes: normal or shutdown. As such, one dummy conversion should be performed after start-up, exactly as described in Section 11.0. The part may then be placed into either normal mode or the shutdown mode, as described in Sections 8.0 and 9.0. ### 13.0 POWER MANAGEMENT When the ADCS7476/77/78 is operated continuously in normal mode, throughput up to 1 MSPS can be achieved. The user may trade throughput for power consumption by simply performing fewer conversions per unit time, and putting the ADCS7476/77/78 into shutdown mode between conversions. This method is not advantageous beyond 350 kSPS throughput. A plot of maximum power consumption versus throughput is shown in Figure 12 below. To calculate the power consumption for a given throughput, remember that each time the part exits shutdown mode and enters normal mode, one dummy conversion is required. Generally, the user will put the part into normal mode, execute one dummy conversion followed by one valid conversion, and then put the part back into shutdown mode. When this is done, the fraction of time spent in normal mode may be calculated by multiplying the throughput (in samples per second) by 2 µs, the time taken to perform one dummy and one valid conversion. The power consumption can then be found by multiplying the fraction of time spent in normal mode by the normal mode power consumption figure. The power dissipated while the part is in shutdown mode is negligible. For example, to calculate the power consumption at 300 kSPS with $V_{DD}=5V$ , begin by calculating the fraction of time spent in normal mode: 300,000 samples/second $\cdot$ 2 $\mu$ s = 0.6, or 60%. The power consumption at 300 kSPS is then 60% of 17.5 mW (the maximum power consumption at $V_{DD}=5V$ ) or 10.5 mW. FIGURE 12. Maximum Power Consumption vs. Throughput ### Physical Dimensions inches (millimeters) unless otherwise noted 6-Lead SOT-23 Order Number ADCS7476AIMF, ADCS7476AIMFX, ADCS7477AIMF, ADCS7477AIMFX, ADCS7478AIMF or ADCS7478AIMFX NS Package Number MF06A CONTROLLING DIMENSION IS INCH VALUES IN [ ] ARE MILLIMETERS ### **LIFE SUPPORT POLICY** NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Americas Customer Support Center Email: new feedback@nsc.co Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560 MF06A (Rev B)