# POWER LINE MODEM - HALF DUPLEX SYNCHRONOUS FSK MODEM - TWO PROGRAMMABLE CHANNELS FOR 600BPS DATA RATE - TWO PROGRAMMABLE CHANNELS FOR 1200BPS DATA RATE - AUTOMATICALLYTUNED Rx AND Tx FILTERS - TX CARRIER FREQUENCIES SYNTHESIZED FROM EXTERNAL CRYSTAL - LOW DISTORTION Tx SIGNAL (S/H2 ≥ 50dB) - AUTOMATIC LEVEL CONTROL ON Tx SIGNAL - Rx SENSITIVITY: 2mV<sub>RMS</sub> (600bps) 3mV<sub>RMS</sub> (1200bps) - Rx CLOCK RECOVERY - POWER-DOWN MODE - SUITABLE TO APPLICATION IN ACCORDANCE WITH DH028/29 ENEL, EN50065-1 CENELEC AND FCC SPECIFICATIONS ### **PIN CONNECTIONS** DESCRIPTION The ST7536 is a half duplex synchronous FSK MODEM designed for power line communication network applications. It operates from a dual power supply +5V and -5V, and requires an external interface for the coupling to the power line. It offers two programmable data rate with two programmable channels each. November 1998 1/9 # **PIN DESCRIPTION** | Pin<br>Number | Name | Туре | Description | |---------------|------------------|---------|----------------------------------------------------------------------------------------------------------------| | 1 | Rx/Tx | Digital | Rx or Tx mode selection input | | 2 | RESET | Digital | Logic reset and power-down mode input. Active when low. | | 3 | TEST4 | Digital | Test input which selects the Tx band-pass filter input (TxFI) when high. | | 4 | TEST3 | Digital | Test input which gives an access to the clock recovery input stage. This input is selected when TEST1 is high. | | 5 | RxD | Digital | Synchronous receive data output | | 6 | CLR/T | Digital | Rx or Tx clock according to the functional mode | | 7 | RxDEM | Digital | Demodulated data output | | 8 | DGND | Supply | Digital ground | | 9 | DV <sub>DD</sub> | Supply | Digital positive supply voltage : 5V ± 5% | | 10 | TEST1 | Digital | Test input which cancels the Tx to Rx mode automatic switching and validates TEST3 input. Active when high. | | 11 | TEST2 | Digital | Test input which reduces the Tx to Rx mode automatic switching time. Active when high. | | 12 | TxD | Digital | Transmit data input | | 13 | XTAL2 | Digital | Crystal oscillator output | | 14 | XTAL1 | Digital | Crystal oscillator input | | 15 | CHS | Digital | Channel selection input | | 16 | BRS | Digital | Baud rate selection input | | 17 | AFCF | Analog | Automatic frequency control output for connecting compensation network. | | 18 | DV <sub>SS</sub> | Supply | Digital negative supply voltage : -5V ± 5% | | 19 | IFO | Analog | Intermediate frequency filter output | | 20 | DEMI | Analog | FSK demodulator input | | 21 | AV <sub>SS</sub> | Supply | Analog negative supply voltage:-5V ± 5% | | 22 | AGND | Supply | Analog ground: 0V | | 23 | $AV_{DD}$ | Supply | Analog positive supply voltage : 5V ± 5% | | 24 | RAI | Analog | Receive analog input | | 25 | RxFO | Analog | Receive filter output | | 26 | TxFl | Analog | Transmit filter input (selected when TEST4 is high) | | 27 | ALCI | Analog | Automatic level control input | | 28 | ATO | Analog | Analog transmit output | 7536-01.TBL 2/9 ### **BLOCK DIAGRAM** 577 #### **FUNCTIONAL DESCRIPTION** ### 1 - Transmit Section The transmit mode is set when Rx/Tx = 0, if Rx/Tx is held at 0 longer than 3s, then the device switches automatically in the $Rx \bmod e$ . A new activation of the $Tx \bmod e$ requires Rx/Tx to be returned to 1 for a minimum $2\mu s$ period before being set to 0. The Transmit Data (TxD) is sampled on a positive edge of CLR/T which delivers the transmit bit clock when the transmit mode is selected. This data enters a FSK modulator whose two basic frequencies are selected by the Baud Rate Selection pin (BRS) and the Channel Selection pin (CHS) according to the Table 1. Figure 1: Tx Data Input Timing Table 1 | BRS | CHS | Baud Rate<br>(Baud) | Tx Frequencies (kHz)<br>TxD=1 - TxD=0 | |-----|-----|---------------------|---------------------------------------| | 0 | 0 | 600 | 81.75 - 82.35 | | 0 | 1 | 600 | 67.2 - 67.8 | | 1 | 0 | 1200 | 71.4 - 72.6 | | 1 | 1 | 1200 | 85.95 - 87.15 | These frequencies are synthesized from a 11.0592MHzcrystal oscillator; their precision is the same as the crystal one's (100 ppm). The modulated signal coming out of the FSK modulator is filtered by a switched-capacitor band-pass filter (Tx band-pass) in order to limit the output spectrum and to reduce the level of harmonic components. The output stage of the Tx path consists of an Automatic Level Control (ALC) system which keeps the output signal (ATO) amplitude independant of the line impedance variations. This ALC is a variable gain system (with 32 discrete values) controlled by an analog feed-back signal ALCI (see Figure 2). The ALC gain range is 0dB to -26dB and gain change is clocked at 7200Hz. Gain steps are of magnitude 0.84dB typically. A period of this clock is decomposed into a $34.7\mu s$ gain settling latency and a $104.2\mu s$ peak detecting time. The gain change is related to the result of a peak detection obtained by making a direct comparison of ALCI maximum value (during detecting time) with two threshold voltages $V_{T1}$ and $V_{T2}$ (see Figure 2). - max (VALCI) < V<sub>T1</sub> The next gain is increased by 0.84dB, - V<sub>T1</sub> ≤ max (VALCI) ≤ V<sub>T2</sub> No gain change, - V<sub>T2</sub> < max (VALCI) The next gain is decreased by 0.84dB. Figure 2: Automatic Level Control Timing Chart 57 ### **FUNCTIONAL DESCRIPTION** (continued) ### 2 - Receive Section The receive section is active when $Rx/\overline{Tx} = 1$ . The baud rate and channel selection is also made according to Table 1. The Rx signal is applied on RAI with a common mode voltage of 0V and filtered by a band-pass switched capacitor filter (Rx band-pass) centered on the received carrier frequency and whose bandwidth is around 6kHz. The input voltage range on RAI is 2mV<sub>RMS</sub> - 2V<sub>RMS</sub>. The Rx filter output is amplified by a 20dB gain stage which provides symmetrical limitations for large voltage. The resulting signal is down-converted by a mixer which receives a local oscillator synthesized by the FSK modulator block. Finally an intermediate frequency band-pass filter (IF band-pass) whose central frequency is 2.7kHz when BRS = 0 and 5.4kHz when BRS = 1 improves the signal to noise ratio before entering the FSK demodulator. The coupling of the intermediate frequency filter output (IFO) to the FSK demodulator input (DEMI) is made by an external capacitor C5 (1 $\mu$ F $\pm$ 10%, 10V) which cancels the Rx path offset voltage. A clock recovery circuit extracts the receive clock (CLR/T) from the demodulated output (RxDEM) and delivers synchronous data (RxD) on the positive edge of CLR/T. Figure 3: Rx Data Output Timing ## 3 - Additional <u>Digital</u> and Analog Functions A reset intput (RESET) initializes the device. When RESET = 0, the device is in power-down mode and all the internal logic is reset. When RESET = 1, the device is active. A time base section delivers all the internal clocks from a crystal oscillator (11.0592MHz). The crystal is connected between XTAL1 and XTAL2 pins and needs two external capacitors C3 and C4 depending on the crystal characteristic typically 22pF $\pm 10\%$ for proper operation. It is also possible to provide directly the clock on pin XTAL1 ; in this case C3 and C4 should be removed. An Automatic Frequency Control (AFC) Section adjusts the central frequency of Rx and Tx bandpass filter to the carrier central frequency. The stability of the AFC loop is ensured by an external compensation network C1 (470nF $\pm$ 10%, 10V), C2 (47nF $\pm$ 10%, 10V) and R1 (1.5k $\Omega$ $\pm$ 5%) connected to pin AFCF. Figure 4: Automatic Frequency Loop Filter ### 4 - Testing Features - An additionnal amplifier allows the observation of the Rx band-pass filter output on pin RxFO. - A direct input to the Tx band-pass filter (TxFI) is available and selected when TEST4 = 1. - The 3 second normal duration of the Tx to Rx mode automatic switching is reduced to 1.48ms when TEST2 = 1. - When TEST1 = 1 the Tx to Rx mode automatic switching is desactivated and the functional mode of the circuit is controlled by Rx/Tx as follow: when Rx/Tx = 0 the circuit is transmitting continuously, when Rx/Tx = 1 the clock recovery block is disconnected from the FSK demodulator for testing purpose, in this configuration TEST 3 is the data input of the clock recovery block, RxDEM follow TEST3 and RxD delivers the resynchronized data. ## 5 - Power Supplies Wiring and Decoupling Precautions The ST7536 has two positive power supply pins, two negative power supply pins and two ground pins in order to separate internal analog and digital supplies. The analog and digital terminals of each supply pair must be connected together externally and require special routing precautions in order to get the best receive sensitivity performances. The three major routing requirements are: - The ground impedance should be as low as possible, for this purpose the AGND an DGND terminals can be connected via a local plane. - The positive and negative power supplies (AV<sub>DD</sub>, DV<sub>DD</sub>, AV<sub>SS</sub>, DV<sub>SS</sub>) should be star-connected, avoiding common current path for the digital and analog power supplies terminals. - Five decoupling capacitors located as close as possible to the power supply terminals should be used. Two 2.2μF tantalum and two 100nF ceramic capacitors perform the main decoupling function in the vicinity of the analog power supplies and a 100nF ceramic capacitor in the vicinity of the positive digital power supply is used to reduce the high frequency perturbations generated by the logic part of the circuit. ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------------------------|-------------------------------|----------------------------------------------|------| | $AV_{DD}/DV_{DD}$ | Positive Supply Voltage (1) | -0.3, +7 | V | | AV <sub>SS</sub> /DV <sub>SS</sub> | Negative Supply Voltage (1) | -7, +0.3 | V | | V <sub>AGND/DGND</sub> | Voltage between AGND and DGND | -0.3, +0.3 | V | | VI | Digital Input Voltage | DGND-0.3, DV <sub>DD</sub> +0.3 | V | | Vo | Digital Output Voltage | DGND-0.3, DV <sub>DD</sub> +0.3 | V | | Io | Digital Output Current | -5, +5 | mA | | Vi | Analog Input Voltage | AV <sub>SS</sub> -0.3, AV <sub>DD</sub> +0.3 | V | | Vo | Analog Output Voltage | AV <sub>SS</sub> -0.3, AV <sub>DD</sub> +0.3 | V | | Io | Analog Output Current | -5, +5 | mA | | P <sub>D</sub> | Power Dissipation | 500 | mW | | Toper | Operating Temperature | - 25, + 70 | °C | | T <sub>stg</sub> | Storage Temperature | - 65, + 150 | °C | Notes: 1. The voltages are referenced to AGND and DGND. - 2. Latch-up problems can be overcome with 2 reverse biased schottky diodes connected respectively between A/DV<sub>DD</sub> & A/DGND - and A/DVss & A/DGND. Absolute maximum ratings are values beyond which damage to device may occur. Functional operation under these conditions is not implied. ## **GENERAL ELECTRICAL CHARACTERISTICS** The test conditions are A/DV<sub>DD</sub> = +5V, A/DV<sub>SS</sub> = -5V, A/DGND = 0V, $T_{amb} = -10$ to $70^{\circ}$ C unless otherwise specified | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------|------------------------------------|----------------------------------------------------------------|-------|------|-------|------| | AV <sub>DD</sub> /DV <sub>DD</sub> | Positive Supply Voltage | | 4.75 | 5 | 5.25 | V | | AV <sub>SS</sub> /DV <sub>SS</sub> | Negative Supply Voltage | | -5.25 | -5 | -4.75 | V | | $AI_{DD} + DI_{DD}$ | Positive Supply Current in Tx Mode | $\overline{RESET} = 1, RX/\overline{Tx} = 0$ | | 30 | 35 | mA | | Al <sub>DD</sub> + Dl <sub>DD</sub> | Positive Supply Current in Rx Mode | $\overline{\text{RESET}} = 1$ , RX/ $\overline{\text{Tx}} = 1$ | | 29 | 34 | mA | | Alss + Dlss | Negative Supply Current in Tx Mode | $\overline{RESET} = 1, RX/\overline{Tx} = 0$ | - 34 | - 29 | | mA | | Alss + Dlss | Negative Supply Current in Rx Mode | $\overline{\text{RESET}} = 1$ , $RX/\overline{Tx} = 1$ | - 33 | - 28 | | mA | | Al <sub>DD</sub> + Dl <sub>DD</sub> | Positive Power-down Current | $\overline{RESET} = 0$ , $RX/\overline{Tx} = 1$ | | | 1.2 | mA | | Alss + Dlss | Negative Power-down Current | XTAL1 = 1 | - 1.2 | | | mA | | V <sub>IH</sub> | High Level Input Voltage | Digital inputs except XTAL1 | 2.2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | Digital inputs | | | 0.8 | V | | V <sub>OH</sub> | High Level Output Voltage | Digital outputs, I <sub>OH</sub> = - 400μA | 2.4 | | | V | | V <sub>OL</sub> | Low Level Output Voltage | Digital outputs, I <sub>OL</sub> = 1.6mA | | | 0.4 | V | | V <sub>IH</sub> | High Level Input Voltage | XTAL1 input | 3.6 | | | V | | DC | XTAL1 Clock Duty Cycle | External clock | 40 | | 60 | % | ## TRANSMITTER ELECTRICAL CHARACTERISTICS The test conditions are $A/DV_{DD} = +5V$ , A/DGND = 0V, $A/DV_{SS} = -5V$ , $T_{amb} = -10 \text{ to } +70^{\circ}\text{C}$ unless othewise specified | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------|--------------------------------------------------|------------------------------------------------------------------------------------------|----------|-------------|------|----------| | V <sub>TAC</sub> | Max Carrier Output AC Voltage | $R_L = 2k\Omega$ , $V_{ALCI} < V_{T1}$ | 2.8 | 3.2 | 3.7 | $V_{PP}$ | | HD2 | Second Harmonic Distortion | $R_L = 2k\Omega$ , $V_{ALCI} < V_{T1}$ | | | 0.32 | % | | FD | FSK Peak-to-peak Deviation | BRS = 0<br>BRS = 1 | | 600<br>1200 | | Hz<br>Hz | | TRxTx | Carrier Activation Time | After Rx/Tx 1 → 0 transition | | | 1 | ms | | TALC | Carrier Stabilisation Time | ALC maximum settling time, 32 gain steps | | | 5 | ms | | DRNG | ALC Dynamic Range | | 25 | 26 | 27 | dB | | VT1 | ALC Low Threshold Voltage | | 1.81 | 1.87 | | V | | VT2 | ALC High Threshold Voltage | | | 2.12 | 2.18 | V | | GST | ALC Gain Step | | | 0.84 | | dB | | PSRR1<br>PSRR2 | Power supply rejection ratio on ATO (see Note 1) | $V_{IN} = 200 \text{mV}_{PP}, f_{IN} = 50 \text{Hz} \text{ on V}_{DD} \text{ or V}_{SS}$ | 35<br>10 | | | dB<br>dB | Note 1 : This characteristic is guaranteed by correlation. ## RECEIVER ELECTRICAL CHARACTERISTICS The test conditions are A/DV<sub>DD</sub> = +5V, A/DGND = 0V, A/DVss = -5V, $T_{amb}$ = -10 to +70°C unless othewise specified | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------|------------------|-------------------| | V <sub>IN</sub> | Maximum Input Signal | | | | 2 | V <sub>RMS</sub> | | R <sub>IN</sub> | Input Impedance | | 100 | | | kΩ | | RCJ | Recovered Clock Jitter | Percentage of the nominal clock | - 5 | | + 5 | % | | PSRR1<br>PSRR2 | Power supply rejection ratio on RxFO (see Note 1) | $V_{IN}$ = 200m $V_{PP}$ , $f_{IN}$ = 50Hz on $V_{DD}$ or $V_{SS}$ | 35<br>10 | | | dB<br>dB | | V <sub>IN0</sub><br>V <sub>IN1</sub> | Rx sensitivity (see Note 1) | Typical measured BER < 10 <sup>-5</sup><br>BRS = 0<br>BRS = 1 | | | 2<br>3 | mV <sub>RMS</sub> | | BER1<br>BER2 | Bit error rate at minimum Rx signal (see Note 1) | White Noise, S/N = 15dB<br>$RAI = 2mV_{RMS}$ , $BRS = 0$<br>$RAI = 3mV_{RMS}$ , $BRS = 1$ | | 2 · 10 <sup>-5</sup><br>3 · 10 <sup>-4</sup> | 10 <sup>-3</sup> | | | BER3 | Bit error rate at maximum Rx signal (see Note 1) | RAI = $2V_{RMS}$ , White Noise, S/N = $25dB$ | | 10 <sup>-7</sup> | 10 <sup>-3</sup> | | | BER4 | Bit error rate at medium Rx signal (see Note 1) | RAI= 0.6V <sub>RMS</sub> , S/N= 15dB | | 10 <sup>-6</sup> | 10 <sup>-3</sup> | | | BER5 | Bit error rate with impulsive noise (see Note 1) | RAI = $90\text{mV}_{\text{RMS}}$ , N = $5\text{V}_{\text{PP}}$ pulse wave, f = $100\text{Hz}$ , duty cycle = $10\%$ | | | 10 <sup>-3</sup> | | | BER6<br>BER7 | Bit error rate with modulated sinusoidal noise Ns (see Note 1) | | | | 10 <sup>-3</sup> | | Note 1 : This characteristic is guaranteed by correlation Figure 5: S/N Mask for 80% AM Sine Noise B = 20kHz at 600 Bit/s (BRS = 0) B = 40kHz at 1200 Bit/s -BRS = 1) fc : Central Carrier Frequency ## **FILTER TEMPLATES** | TILILIK ILIMI LAILO | | | | | | | |---------------------|---------------------|-------|-----------|------|--|--| | Frequency | Test | Am | plitude ( | dB) | | | | (kHz) | Conditions | Min. | Тур. | Max. | | | | RECEIVE AND | TRANSMIT F | ILTER | | | | | | 54 | | | | - 35 | | | | 79.05 | BRS = 0, | - 4 | - 3 | - 2 | | | | Ref 82.05 | CHS = 0, | | 0 | | | | | 85.05 | | - 4 | - 3 | - 2 | | | | 123 | | | | - 35 | | | | 44.4 | BRS = 0,<br>CHS = 1 | | | - 35 | | | | 65 | | - 4 | - 3 | - 2 | | | | Ref 67.46 | | | 0 | | | | | 69.93 | | - 4 | - 3 | - 2 | | | | 101.13 | | | | - 35 | | | | 47.57 | | | | - 35 | | | | 69.64 | BRS = 1, | - 4 | - 3 | - 2 | | | | Ref 72.28 | CHS = 0 | | 0 | | | | | 74.92 | | - 4 | - 3 | - 2 | | | | 108.36 | | | | - 35 | | | | 57.08 | | | | - 35 | | | | 83.57 | BRS = 1, | - 4 | - 3 | - 2 | | | | Ref 86.74 | CHS = 1 | | 0 | | | | | 89.91 | | - 4 | - 3 | - 2 | | | | 130.03 | Ī | | | - 35 | | | | Frequency | Test | Am | plitude ( | dB) | | | | | |------------------------------|------------|------|-----------|------|--|--|--|--| | (kHz) | Conditions | Min. | Тур. | Max. | | | | | | NTERMEDIATE FREQUENCY FILTER | | | | | | | | | | 1.2 | | | | - 35 | | | | | | 2.15 | BRS = 0 | - 5 | - 3 | - 2 | | | | | | Ref 2.7 | | | 0 | | | | | | | 3.25 | | - 5 | - 3 | - 2 | | | | | | 5.8 | | | | - 35 | | | | | | 2.4 | | | | - 35 | | | | | | 4.3 | | - 5 | - 3 | - 2 | | | | | | Ref 5.4 | BRS = 1 | | 0 | | | | | | | 6.5 | | - 5 | - 3 | - 2 | | | | | | 11.6 | | | | - 35 | | | | | 7536-06.TBL 7536-07.EPS 57/ 8/9 #### PACKAGE MECHANICAL DATA 28 PINS - PLASTIC LEADED CHIP CARRIER (PLCC) | Dimensions | Millimeters | | | Inches | | | | |------------|-------------|-------|-------|--------|-------|-------|--| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Α | 12.32 | | 12.57 | 0.485 | | 0.495 | | | В | 11.43 | | 11.58 | 0.450 | | 0.456 | | | D | 4.2 | | 4.57 | 0.165 | | 0.180 | | | D1 | 2.29 | | 3.04 | 0.090 | | 0.120 | | | D2 | 0.51 | | | 0.020 | | | | | E | 9.91 | | 10.92 | 0.390 | | 0.430 | | | е | | 1.27 | | | 0.050 | | | | e3 | | 7.62 | | | 0.300 | | | | F | | 0.46 | | | 0.018 | | | | F1 | | 0.71 | | | 0.028 | | | | G | | | 0.101 | | | 0.004 | | | М | | 1.24 | | | 0.049 | | | | M1 | | 1.143 | | | 0.045 | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No licence is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in lifesupport devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 1998 STMicroelectronics - All Rights Reserved Purchase of I<sup>2</sup>C Components of STMicroelectronics, conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in a I<sup>2</sup>C system, is granted provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips. ### STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. http://www.st.com 57