# M48Z128 M48Z128Y, M48Z128V # 1 Mbit (128Kb x8) ZEROPOWER® SRAM - INTEGRATED LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY - CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES - 10 YEARS of DATA RETENTION in the ABSENCE of POWER - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - WRITE PROTECT VOLTAGES (V<sub>PFD</sub> = Power-fail Deselect Voltage): - $M48Z128: 4.50V \le V_{PFD} \le 4.75V$ - $-M48Z128Y: 4.20V \le V_{PFD} \le 4.50V$ - $-M48Z128V: 2.80V \le V_{PFD} \le 3.00V$ - BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED - PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 128K x 8 SRAMs - SURFACE MOUNT CHIP SET PACKAGING INCLUDES a 28-PIN SOIC and a 32-LEAD TSOP (SNAPHAT TOP TO BE ORDERED SEPARATELY) - SOIC PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT TOP WHICH CONTAINS the BATTERY - SNAPHAT® HOUSING (BATTERY) IS REPLACEABLE ### **DESCRIPTION** The M48Z128/128Y/128V ZEROPOWER<sup>®</sup> RAM is a 128 Kbit x8 non-volatile static RAM organized as131,072 words by 8 bits. The device combines an internal lithium battery, a CMOS SRAM and a control circuit in a plastic 32 pin DIP module. This solution is available in two special packages to provide a highly integrated battery backed-up memory solution. Figure 1. Logic Diagram July 2000 1/18 Figure 2. DIP Connections The M48Z128/128Y/128V is a non-volatile pin and function equivalent to any JEDEC standard 128K x8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. The 32 pin 600mil DIP Module houses the M48Z128/128Y/128V silicon with a long life lithium button cell in a single package. For surface mount environments ST provides a Chip Set solution consisting of a 28 pin 330mil SOIC NVRAM Supervisor (M40Z300/W) and a 32 pin TSOP (8 x 20mm) LPSRAM (M68Z128/W) packages. Both 5V and 3V versions are available (see Table 5). **Table 1. Signal Names** | A0-A16 | Address Inputs | |-----------------|--------------------------| | DQ0-DQ7 | Data Inputs / Outputs | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | The 28 pin 330mil SOIC provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SOIC package after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion. The SNAPHAT battery package is shipped separately in plastic anti-static tubes or in Tape & Reel form. The part number is "M4Zxx-BR00SH1". The M48Z128/128Y/128V also has its own Powerfail Detect circuit. The control circuitry constantly monitors the single $V_{CC}$ supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $V_{CC}$ . As $V_{CC}$ falls below the switchover voltage $(V_{SO}),$ the control circuitry connects the battery which maintains data until valid power returns. Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | | Value | Unit | |----------------------|-------------------------------------------|-----------|-------------|------| | T <sub>A</sub> | Ambient Operating Temperature | | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off) | -40 to 70 | °C | | | T <sub>BIAS</sub> | Temperature Under Bias | -10 to 70 | °C | | | T <sub>SLD</sub> (2) | Lead Solder Temperature for 10 seconds | | 260 | °C | | V <sub>IO</sub> | Input or Output Voltages | | -0.3 to 7 | V | | Voo | Supply Voltage | M48Z128/Y | -0.3 to 7 | V | | V <sub>CC</sub> | Supply voltage | M48Z128V | -0.3 to 4.6 | V | Note: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect reliability. **Table 3. Operating Modes** | Mode | V <sub>CC</sub> | Ē | G | W | DQ0-DQ7 | Power | |----------|-------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | 4.75V to 5.5V | V <sub>IH</sub> | Х | Х | High Z | Standby | | Write | or<br>4.5V to 5.5V | VIL | Х | VIL | D <sub>IN</sub> | Active | | Read | or | VIL | VIL | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | Read | 3.0V to 3.6V | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> | Х | Х | Х | High Z | Battery Back-up Mode | Note: 1. X = V<sub>IH</sub> or V<sub>IL</sub>; V<sub>SO</sub> = Battery Back-up Switchover Voltage. <sup>2.</sup> Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). *CAUTION:* Negative undershoots below –0.3V are not allowed on any pin while in the Battery Back-up mode. **Table 4. AC Measurement Conditions** | Input Rise and Fall Times | ≤ 5ns | |---------------------------------------|---------| | Input Pulse Voltages | 0 to 3V | | Input and Output Timing Ref. Voltages | 1.5V | Note that Output Hi-Z is defined as the point where data is no longer ## **READ MODE** The M48Z128/128Y/128V is in the Read Mode whenever $\overline{W}$ (Write Enable) is high and $\overline{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 1,048,576 locations in the static storage array. Thus, the unique address specified by the 17 Address Inputs defines which one of the 131,072 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access time (t<sub>AVQV</sub>) after the last address input signal is stable, providing that the E and G (Output Enable) access times are also satisfied. If the $\overline{E}$ and $\overline{G}$ access times are not met, valid data will be available after the later of Chip Enable Access time (tELQV) or Output Enable Access Time (t<sub>GLQV</sub>). The state of the eight three-state Data I/O signals is controlled by E and $\overline{G}$ . If the outputs are activated before $t_{AVQV}$ , the Figure 4. AC Testing Load Circuit Note: 1. 50pF for M48Z128V (3.3V). data lines will be driven to an indeterminate state until tAVQV. If the Address Inputs are changed while $\overline{E}$ and $\overline{G}$ remain low, output data will remain valid for Output Data Hold time (tAXQX) but will go indeterminate until the next Address Access. 47/ 4/18 Figure 5. Hardware Hookup for SMT Chip Set (1) THS<sup>(2,3)</sup> VOUT Vcc **SNAPHAT** E2 BATTERY<sup>(4)</sup> M40Z300/W M68Z128/W DQ0-DQ7 Ē ₹1<sub>CON</sub> E2<sub>CON</sub> E3<sub>CON</sub> ₹4CON A0-A16 RST $\overline{\mathsf{W}}$ BL Vss Vss AI03625 - Note: 1. For pin connections, see individual data sheets for M40Z300/W and M68Z128/W at www.st.com. 2. Connect THS pin to V<sub>OUT</sub> if 4.2V ≤ V<sub>PFD</sub> ≤ 4.5V (M48Z128Y) or connect THS pin to V<sub>SS</sub> if 4.5V ≤ V<sub>PFD</sub> ≤ 4.75V (M48Z128V). 3. Connect THS pin to to V<sub>SS</sub> if 2.8V ≤ V<sub>PFD</sub> ≤ 3.0V (M48Z128V). - 4. SNAPHAT ordered separately. **Table 5. ChipSet Solution** | NVRAM | LPSRAM | SUPERVISOR | THS Pin <sup>(1)</sup> | |----------|----------|------------|------------------------| | M48Z128 | M68Z128 | M40Z300 | V <sub>SS</sub> | | M48Z128Y | M68Z128 | M40Z300 | V <sub>OUT</sub> | | M48Z128V | M68Z128W | M40Z300W | V <sub>SS</sub> | Note: 1. Connection of Threshold Select Pin (Pin 13) of SUPERVISOR (M40Z300/W). Table 6. Capacitance (1, 2) $(T_A = 25 \, ^{\circ}C, f = 1MHz)$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------|----------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | | 10 | pF | | C <sub>IO</sub> (3) | Input / Output Capacitance | V <sub>OUT</sub> = 0V | | 10 | pF | Note: 1. Effective capacitance measured with power supply at 5V. Sampled only, not 100% tested. Outputs deselected. ## **Table 7A. DC Characteristics** $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 4.75 \text{V to } 5.5 \text{V or } 4.5 \text{V to } 5.5 \text{V})$ | Symbol | Parameter | Test Condition Min | | Max | Unit | |--------------------------------|-------------------------------|-----------------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±1 | μΑ | | Icc | Supply Current | E = V <sub>IL</sub> , Outputs open | | 105 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 7 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} \ge V_{CC} - 0.2V$ | | 4 | mA | | VIL | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | · | 0.4 | V | | VoH | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Note: 1. Outputs deselected. ## Table 7B. DC Characteristics $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 3.0 \text{V to } 3.6 \text{V})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|----------------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μА | | I <sub>LO</sub> (1) | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±1 | μА | | Icc | Supply Current | $\overline{E} = V_{IL}$ , Outputs open | | 50 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 4 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} \ge V_{CC} - 0.2V$ | | 3 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.6 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | Voh | Output High Voltage | I <sub>OH</sub> = -1mA | 2.2 | | V | Note: 1. Outputs deselected Table 8. Power Down/Up Trip Points DC Characteristics $^{(1)}$ $(T_A=0\ to\ 70\ ^{\circ}C)$ | Symbol | Parameter | | Min | Тур | Max | Unit | |----------------------------------------------|-------------------------------------|-----------|-----|-----|------|-------| | V <sub>PFD</sub> Power-fail Deselect Voltage | | M48Z128 | 4.5 | 4.6 | 4.75 | V | | | M48Z128Y | 4.2 | 4.3 | 4.5 | V | | | | | M48Z128V | 2.8 | 2.9 | 3.0 | V | | Vac | Datter Dark or Contak and Valter of | M48Z128/Y | | 3 | | V | | $V_{SO}$ | Battery Back-up Switchover Voltage | M48Z128V | | 2.5 | | V | | t <sub>DR</sub> (2) | Data Retention Time | | 10 | | | YEARS | Note: 1. All voltages referenced to V<sub>SS</sub>. 2. At 25 °C. # Table 9. Power Down/Up AC Characteristics $(T_A = 0 \text{ to } 70 \, ^{\circ}\text{C})$ | Symbol | Parameter | Min | Max | Unit | |-------------------------------|---------------------------------------------------------------------------------|-----|-----|------| | t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> (2) | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time (M48Z128/Y) | 10 | | 116 | | l lEB (−/ | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time (M48Z128V) | 150 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 10 | | μs | | t <sub>RB</sub> | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | 1 | | μs | | t <sub>WPT</sub> | Write Protect Time (M48Z128/Y) | 40 | 150 | 116 | | WPI | Write Protect Time (M48Z128V) | 40 | 250 | μs | | t <sub>ER</sub> | E Recovery Time | 40 | 120 | ms | Note: 1. V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). V<sub>PFD</sub> (min) to V<sub>SS</sub> fall time of less than t<sub>FB</sub> may cause corruption of RAM data. Figure 6. Power Down/Up Mode AC Waveforms **Table 10. Read Mode AC Characteristics** (T<sub>A</sub> = 0 to 70 °C; $V_{CC}$ = 4.75V to 5.5V or 4.5V to 5.5V or 3.0V to 3.6V) | Symbol | Parameter | M48Z128<br>M48Z128Y | | M48Z128<br>M48Z128Y<br>M48Z128V | | M48Z128<br>M48Z128Y<br>M48Z128V | | Unit | |-----------------------|-----------------------------------------|---------------------|-----|---------------------------------|-----|---------------------------------|-----|------| | - Cymison | i aramoto. | -7 | 70 | -85 | | -120 | | | | | | Min | Max | Min | Max | Min | Max | | | tavav | Read Cycle Time | 70 | | 85 | | 120 | | ns | | t <sub>AVQV</sub> (1) | Address Valid to Output Valid | | 70 | | 85 | | 120 | ns | | t <sub>ELQV</sub> (1) | Chip Enable Low to Output Valid | | 70 | | 85 | | 120 | ns | | t <sub>GLQV</sub> (1) | Output Enable Low to Output Valid | | 35 | | 45 | | 60 | ns | | t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition | 5 | | 5 | | 5 | | ns | | t <sub>GLQX</sub> (2) | Output Enable Low to Output Transition | 3 | | 3 | | 3 | | ns | | t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z | | 30 | | 35 | | 45 | ns | | t <sub>GHQZ</sub> (2) | Output Enable High to Output Hi-Z | | 20 | | 25 | | 35 | ns | | t <sub>AXQX</sub> (1) | Address Transition to Output Transition | 5 | | 5 | | 10 | | ns | Note: 1. $C_L = 100pF$ . 2. $C_L = 5pF$ . Figure 7. Address Controlled, Read Mode AC Waveforms Note: Chip Enable $(\overline{E})$ and Output Enable $(\overline{G})$ = Low, Write Enable $(\overline{W})$ = High. Figure 10. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms Note: Write Enable $(\overline{W})$ = High. ### **WRITE MODE** The M48Z128/128Y/128V is in the Write Mode whenever $\overline{W}$ and $\overline{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E}$ . A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high for minimum of $t_{E-HAX}$ from $\overline{E}$ or $t_{WHAX}$ from $\overline{W}$ prior to the initiation of another read or write cycle. Data-in must be valid $t_{DVWH}$ prior to the end of write and remain valid for $t_{WHDX}$ or $t_{EHDX}$ afterward. $\overline{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E}$ and $\overline{G}$ , a low on $\overline{W}$ will disable the outputs $t_{WLOZ}$ after $\overline{W}$ falls. ### **DATA RETENTION MODE** With valid $V_{CC}$ applied, the M48Z128/128Y/128V operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write pro- tecting itself $t_{WP}$ after $V_{CC}$ falls below $V_{PFD}$ . All outputs become high impedance, and all inputs are treated as "don't care." If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time $t_{WP},$ write protection takes place. When $V_{CC}$ drops below $V_{SO},$ the control circuit switches power to the internal energy source which preserves data. The internal coin cell will maintain data in the M48Z128/128Y/128V after the initial application of V<sub>CC</sub> for an accumulated period of at least 10 years when V<sub>CC</sub> is less than V<sub>SO</sub>. As system power returns and V<sub>CC</sub> rises above V<sub>SO</sub>, the battery is disconnected, and the power supply is switched to external V<sub>CC</sub>. Write protection continues for t<sub>ER</sub> after V<sub>CC</sub> reaches V<sub>PFD</sub> to allow for processor stabilization. After t<sub>ER</sub>, normal RAM operation can resume For more information on Battery Storage Life refer to the Application Note AN1012. Figure 8. Write Enable Controlled, Write AC Waveforms tAVAV A0-A16 VALID tAVWH tAVEL twhax Ē - tWLWH tAVWL $\overline{\mathsf{W}}$ tWLQZ tWHQX tWHDX · DQ0-DQ7 DATA INPUT tDVWH -AI01198 Note: Output Enable $(\overline{G})$ = High. Note: Output Enable $(\overline{G})$ = High. **Table 11. Write Mode AC Characteristics** $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 4.75 \text{V to } 5.5 \text{V or } 4.5 \text{V to } 5.5 \text{V or } 3.0 \text{V to } 3.6 \text{V})$ | Symbol | Parameter | M48Z128<br>M48Z128Y | | M48Z128<br>M48Z128Y<br>M48Z128V | | M48Z128<br>M48Z128Y<br>M48Z128V | | Unit | |--------------------------|-----------------------------------------|---------------------|-----|---------------------------------|-----|---------------------------------|-----|------| | •, | | -7 | 70 | -8 | 35 | -120 | | ] | | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>AVAV</sub> | Write Cycle Time | 70 | | 85 | | 120 | | ns | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | 0 | | ns | | twLwH | Write Enable Pulse Width | 55 | | 65 | | 85 | | ns | | t <sub>ELEH</sub> | Chip Enable Low to Chip Enable High | 55 | | 75 | | 100 | | ns | | t <sub>WHAX</sub> | Write Enable High to Address Transition | 5 | | 5 | | 5 | | ns | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 15 | | 15 | | 15 | | ns | | t <sub>DVWH</sub> | Input Valid to Write Enable High | 30 | | 35 | | 45 | | ns | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 30 | | 35 | | 45 | | ns | | t <sub>WHDX</sub> | Write Enable High to Input Transition | 0 | | 0 | | 0 | | ns | | t <sub>EHDX</sub> | Chip Enable High to Input Transition | 10 | | 10 | | 10 | | ns | | t <sub>WLQZ</sub> (1, 2) | Write Enable Low to Output Hi-Z | | 25 | | 30 | | 40 | ns | | t <sub>AVWH</sub> | Address Valid to Write Enable High | 65 | | 75 | | 100 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 65 | | 75 | | 100 | | ns | | t <sub>WHQX</sub> (1, 2) | Write Enable High to Output Transition | 5 | | 5 | | 5 | | ns | Note: 1. $C_L = 5pF$ . 2. If E goes low simultaneously with W going low after W going low, the outputs remain in the high impedance state. # POWER SUPPLY DECOUPLING and UNDERSHOOT PROTECTION $I_{CC}$ transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the $V_{CC}$ bus. These transients can be reduced if capacitors are used to store energy, which stabilizes the $V_{CC}$ bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of $0.1\mu F$ (as shown in Figure 11) is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on $V_{CC}$ that drive it to values below $V_{SS}$ by as much as one Volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommended to connect a schottky diode from $V_{CC}$ to $V_{SS}$ (cathode connected to $V_{CC}$ , anode to $V_{SS}$ ). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount. Figure 11. Supply Voltage Protection ### **Table 12. Ordering Information Scheme** Note: 1. The SOIC package (SOH28) requires the battery package (SNAPHAT) which is ordered separately under the part number "M4Zxx-BR00SH1" in plastic tube or "M4Zxx-BR00SH1TR" in Tape & Reel form. Caution: Do not place the SNAPHAT battery package "M4Zxx-BR00SH1" in conductive foam since this will drain the lithium button-cell battery. For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. **Table 13. Revision History** | Date | Revision Details | | | | | |----------|------------------------------------------------------------------|--|--|--|--| | May 1999 | First Issue | | | | | | 04/13/00 | Document Layout changed<br>Surface Mount Chip Set solution added | | | | | | 06/20/00 | t <sub>GLQX</sub> changed (Table 10) | | | | | | 07/19/00 | M48Z128V added | | | | | Table 14. PMDIP32 - 32 pin Plastic Module DIP, Package Mechanical Data | Symbol | 1 | millimeters | | inches | | | | |--------|-----|-------------|-------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | А | | 9.27 | 9.52 | | 0.365 | 0.375 | | | A1 | | 0.38 | | | 0.015 | | | | В | | 0.43 | 0.59 | | 0.017 | 0.023 | | | С | | 0.20 | 0.33 | | 0.008 | 0.013 | | | D | | 42.42 | 43.18 | | 1.670 | 1.700 | | | E | | 18.03 | 18.80 | | 0.710 | 0.740 | | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | | e3 | | 34.29 | 41.91 | | 1.350 | 1.650 | | | eA | | 14.99 | 16.00 | | 0.590 | 0.630 | | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | | S | | 1.91 | 2.79 | | 0.075 | 0.110 | | | N | | 32 | | | 32 | | | Figure 12. PMDIP32 - 32 pin Plastic Module DIP, Package Outline S B A1 A1 L PMDIP Table 15. SOH28 - 28 lead Plastic Small Outline, battery SNAPHAT, Package Mechanical Data | Symbol | millimeters | | | inches | | | |--------|-------------|-------|-------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | А | | | 3.05 | | | 0.120 | | A1 | | 0.05 | 0.36 | | 0.002 | 0.014 | | A2 | | 2.34 | 2.69 | | 0.092 | 0.106 | | В | | 0.36 | 0.51 | | 0.014 | 0.020 | | С | | 0.15 | 0.32 | | 0.006 | 0.012 | | D | | 17.71 | 18.49 | | 0.697 | 0.728 | | E | | 8.23 | 8.89 | | 0.324 | 0.350 | | е | 1.27 | - | - | 0.050 | - | - | | eB | | 3.20 | 3.61 | | 0.126 | 0.142 | | Н | | 11.51 | 12.70 | | 0.453 | 0.500 | | L | | 0.41 | 1.27 | | 0.016 | 0.050 | | α | | 0° | 8° | | 0° | 8° | | N | 28 | | | 28 | | | | СР | | | 0.10 | | | 0.004 | Figure 13. SOH28 - 28 lead Plastic Small Outline, battery SNAPHAT, Package Outline A B C B A A A A A A A A SOH-A Table 16. M4Z28-BR00SH SNAPHAT Housing for 48 mAh Battery, Package Mechanical Data | Symbol | millimeters | | | inches | | | |--------|-------------|-------|-------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | А | | | 9.78 | | | 0.385 | | A1 | | 6.73 | 7.24 | | 0.265 | 0.285 | | A2 | | 6.48 | 6.99 | | 0.255 | 0.275 | | А3 | | | 0.38 | | | 0.015 | | В | | 0.46 | 0.56 | | 0.018 | 0.022 | | D | | 21.21 | 21.84 | | 0.835 | 0.860 | | E | | 14.22 | 14.99 | | 0.560 | 0.590 | | eA | | 15.55 | 15.95 | | 0.612 | 0.628 | | eB | | 3.20 | 3.61 | | 0.126 | 0.142 | | L | | 2.03 | 2.29 | | 0.080 | 0.090 | Figure 14. M4Z28-BR00SH SNAPHAT Housing for 48 mAh Battery, Package Outline A1 A A3 A2 B SHZP-A Table 17. M4Z32-BR00SH SNAPHAT Housing for 120 mAh Battery, Package Mechanical Data | Symbol | millimeters | | | inches | | | |--------|-------------|-------|-------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | А | | | 10.54 | | | 0.415 | | A1 | | 8.00 | 8.51 | | 0.315 | 0.335 | | A2 | | 7.24 | 8.00 | | 0.285 | 0.315 | | А3 | | | 0.38 | | | 0.015 | | В | | 0.46 | 0.56 | | 0.018 | 0.022 | | D | | 21.21 | 21.84 | | 0.835 | 0.860 | | Е | | 17.27 | 18.03 | | 0.680 | 0.710 | | eA | | 15.55 | 15.95 | | 0.612 | 0.628 | | eB | | 3.20 | 3.61 | | 0.126 | 0.142 | | L | | 2.03 | 2.29 | | 0.080 | 0.090 | Figure 15. M4Z32-BR00SH SNAPHAT Housing for 120 mAh Battery, Package Outline D SHZP-A Table 18. TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20 mm, Package Mechanical Data | Symbol | millimeters | | | inches | | | |--------|-------------|--------|--------|--------|--------|--------| | | Тур | Min | Max | Тур | Min | Max | | А | | | 1.200 | | | 0.0472 | | A1 | | 0.050 | 0.150 | | 0.0020 | 0.0059 | | A2 | | 0.950 | 1.050 | | 0.0374 | 0.0413 | | В | | 0.150 | 0.270 | | 0.0059 | 0.0106 | | С | | 0.100 | 0.210 | | 0.0039 | 0.0083 | | D | | 19.800 | 20.200 | | 0.7795 | 0.7953 | | D1 | | 18.300 | 18.500 | | 0.7205 | 0.7283 | | е | 0.500 | - | - | 0.0197 | _ | - | | E | | 7.900 | 8.100 | | 0.3110 | 0.3189 | | L | | 0.500 | 0.700 | | 0.0197 | 0.0276 | | α | | 0° | 5° | | 0° | 5° | | СР | | | 0.100 | | | 0.0039 | | N | | 32 | | | 32 | | Figure 16. TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20 mm, Package Outline N D D TSOP-a Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics ® 2000 STMicroelectronics - All Rights Reserved All other names are the property of their respective owners. STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com