# DUAL INTELLIGENT POWER LOW SIDE SWITCH - DUAL POWER LOW SIDE DRIVER WITH 2 x 5A - LOW R<sub>DSON</sub> TYPICALLY 200mΩ @ T<sub>J</sub> = 25°C - INTERNAL OUTPUT CLAMPING DIODES V<sub>FB</sub>=50V FOR INDUCTIVE RECIRCULATION - LIMITED OUTPUT VOLTAGE SLEW RATE FOR LOW EMI - µP COMPATIBLE ENABLE AND INPUT - WIDE OPERATING SUPPLY VOLTAGE RANGE 4.5V TO 45V - REAL TIME DIAGNOSTIC FUNCTIONS: - OUTPUT SHORTED TO GND - OUTPUT SHORTED TO VSS - OPEN LOAD - LOAD BYPASS - DEVICE PROTECTION FUNCTIONS: - OVERLOAD DISABLE - REVERSE BATTERY UP TO -16V @ Vs - THERMAL SHUTDOWN #### **DESCRIPTION** The L9377 is a monolithic integrated dual low side driver realized in an advanced Multipower- ### **MULTIPOWER BCD TECHNOLOGY** BCD mixed technology. It is especially intended to drive valves in automotive environment. Its inputs are $\mu P$ compatible for easy driving. Particular care has been taken to protect the device against failures, to avoid electro-magnetic interferences and to offer extensive real time diagnostic. ### **BLOCK DIAGRAM** July 2000 1/9 # ABSOLUTE MAXIMUM RATINGS (no damage or latch) | Symbol | Parameter | Value | Unit | |-------------------|------------------------------------------------------------------------------------|------------------|------| | VS <sub>DC</sub> | DC supply voltage | -16 to 45 | V | | VS <sub>TR</sub> | Transient supply voltage ( t ≤ 500ms ) | 60 | V | | $V_{IN,EN}$ | Input voltage ( ≤ 10mA ) | -1.5 to 6 | V | | $VD_{DC}$ | Diagnostic DC output voltage ( ≤ 50mA ) | -0.3 to 16 | V | | VO <sub>DC</sub> | DC output voltage | 45 | V | | $VO_{TR}$ | Transient output voltage ( $R_L \ge 4\Omega$ ) | 60 | V | | Io | Output load current | internal limited | | | I <sub>OR</sub> | Reverse output current limited by load | -4 | Α | | EO | Switch-off energy for inductive loads ( $t_{EO} = 250\mu s$ , T = 5ms) | 50 | mJ | | T <sub>jEO</sub> | Junction temperature during switch-off $\Sigma t \le 30$ min $\Sigma t \le 15$ min | 175<br>190 | °C | | Tj | Junction temperature | -40 to +150 | °C | | Ta | Storage temperature | -55 to +150 | °C | | T <sub>jDIS</sub> | Thermal disable junction temp, threshold | 180 to 210 | °C | # **ELECTRICAL CHARACTERISTICS** (Operating Range) - The electrical characteristics are valid within the below defined operative range, unless otherwise specified. | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-----------------|----------------------------------------------|----------------|------|------|------|------| | Vs | Board supply voltage | | 4.5 | 12 | 32 | V | | $V_D$ | Stabilized diagnostic output voltage | | -0.3 | 5 | 16 | V | | T <sub>j1</sub> | Junction Temperature | | -40 | | 150 | °C | | T <sub>j2</sub> | Junction temperature $\sum t \le 15 min^*$ ) | | 150 | | 210 | °C | <sup>\*)</sup> Parameter will be guaranted by correlation | Symbol | Parameter | Test Condition | Value<br>T <sub>j1</sub> | | | | | Value<br>T <sub>j2</sub> | | Unit | |----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------|-------------|--------------|--------------------------|--|------| | | | | Min. | Тур. | Max. | Min. | Max. | | | | | IS <sub>SB</sub> | Static standby supply current | b)<br>c) V <sub>EN</sub> = L, VO ≥ VO <sub>UV</sub> | | 0.73 | 1.5<br>15 | | | mA<br>mA | | | | IS | DC supply current | b)<br>c) V <sub>EN</sub> = V <sub>IN</sub> = H | | 1.3 | 5<br>15 | | | mA<br>mA | | | | $VD_L$ | Diagnostic ouput low voltage | b) I <sub>D</sub> = 2mA<br>c) I <sub>D</sub> = 1mA | | 0.35 | 0.5 | | 0.7 | V | | | | ID <sub>LE</sub> | Diagnostic output leakage current | VS = 0V or VS = open;<br>$VD = 5.5V T_j \le 125^{\circ}C$ | | 0.1 | 2 | | 20 | μΑ | | | | ID | Diagnostic output current capability | VD ≤ 16V<br>DIAG = L | 2 | 6 | 30 | | | mA | | | | VO <sub>UV</sub> | Open load voltage threshold | $V_{EN} = X, V_{IN} = L$ | 0.51<br>x VS | 0.55<br>x VS | 0.59<br>x VS | 0.5<br>x VS | 0.65<br>x VS | V | | | | ΔVO <sub>UV1,2</sub> | Open load<br>difference voltage<br>threshold | b) VEN = X, VIN1,2 = L<br>$16V \ge VO_C \ge VO_{UV}$<br>$VO_C$ = output voltage of<br>other channel | VO <sub>C</sub> -<br>0.9V | VO <sub>C</sub> -<br>1.25V | VO <sub>C</sub> -<br>1.6V | 0.8 | 1.7 | V <sup>1)</sup> | | | | | | c) | VO <sub>C</sub> -<br>0.7V | VO <sub>C</sub> -<br>1.25V | VO <sub>C</sub> -<br>1.8V | | | V | | | | IO <sub>UC</sub> | Open load current threshold | a) V <sub>EN</sub> = V <sub>IN</sub> = H<br>c) | 100<br>20 | 320 | 480 | | 580 | mA<br>mA | | | # **ELECTRICAL CHARACTERISTICS** (continued) | Symbol | Parameter | Test Condition | Value<br>T <sub>j1</sub> | | | Value<br>T <sub>j2</sub> | | Unit | |---------------------------|-------------------------------------------|-------------------------------------------------------|--------------------------|------|------------|--------------------------|------|-----------| | - | | | Min. | Тур. | Max. | Min. | Max. | | | IO <sub>OC</sub> | Over load current threshold | b) | 5 | 7 | | 4 | | А | | VO <sub>CL</sub> | Output voltage during clamping | IO <sub>CL</sub> ≥ 100mA | 45 | 52 | 60 | | | V | | S <sub>ON,OFF</sub> | Output (fall, rise) slew rate | a) Fig. 2 | 200 | 1500 | 3200 | 200 | 3500 | V/rms | | R <sub>IO</sub> | Internal output pull down resistor | $V_{EN} = L$ | 10 | 20 | 40 | | 50 | ΚΩ | | R <sub>DSON</sub> | Output on resistance | VS > 9.5V IO = 2A<br>$T_j = 25$ °C;<br>$T_j = 150$ °C | | 200 | 300<br>500 | | | $m\Omega$ | | V <sub>(EN,IN)L</sub> | Logic input low voltage | $ I_{EN, IN} \le 10mA$ | -1.5 | | 1 | | 0.8 | V | | V <sub>(EN,IN)</sub> H | Logic input high voltage | | 2 | | 5.5 | | | V | | V <sub>(EN,IN)hys</sub> | Logic input hysteresis | | 0.2 | 0.4 | 0.8 | | | V | | I <sub>EN</sub> | Enable input sink current | $1V \le V_{EN} \le 5.5V$ | 10 | 30 | 60 | | 80 | μΑ | | I <sub>IN</sub> | Logic input sink current | $1V \le V_{IN} \le 5.5V$ | 40 | 95 | 180 | | 240 | μΑ | | t <sub>D ON</sub> | Output delay ON time | Fig. 2 | | 4 | 25 | | | μs | | t <sub>D OFF</sub> | Output delay OFF time | | 5 | 15 | 30 | | | μs | | t <sub>D H-L, Diag.</sub> | Diag. delay output<br>OFF time | | 5 | | 65 | | 90 | μs | | t <sub>D IOu</sub> | Diagnostic open load delay time | Fig. 4 | | 8 | 50 | | | μs | | t <sub>DOL</sub> | Diagnostic overload delay switch-off time | Fig. 1 | 50 | 160 | 300 | | | μs | a) $9V \le V_S \le 16V$ (Nominal operating range) $R_L \le 6\Omega$ , $lo \le 10\infty$ b) $6.5V \le V_S \le 16V$ (Diagnostic operation range) c) $4.5V \le V_S < 6.5V$ and $16V < V_S \le 32V$ (Extended operation range) 1) Limit under evaluation. **DIAGNOSTIC TABLE** (Operating range: $4.5V \le V_S \le 32V$ ) | Cond | litions | EN | IN | Out | Diag. | |---------------------------------------------|---------------------------|----|----|--------|-------| | Normal function | | L, | X | off | L | | | | H | L | off | L | | <u> </u> | | Н | Н | on (*) | Н | | GND short | $VO_{typ} < 0.55V$ | L | X | off | Н | | Load bypass | VO <sub>1,2</sub> ≥ 1.25V | Н | L | off | Н | | Open load | IO <sub>typ</sub> < 320mA | Н | Н | on (*) | L | | $T_{j \text{ typ}} \ge 175^{\circ}\text{C}$ | | X | L | off | Н | | Overtemperature (**) | | X | Н | off | L | | Latched Over load IO <sub>min</sub> > 5A | | Х | Н | off | L | | Reset over load latch | | X | | D.C. | D.C. | <sup>(\*)</sup> for $4.5V \le VS < 6.5V$ , $IO \le 2A$ diag. table is valid. Figure 1: Diagnostic overload delay time <sup>(\*\*)</sup> If one diag. status shows the overtemp. recognition, in parallel this output will be switched OFF internally. The corresponding channel should be switched OFF additional by its Input or ENABLE signal, otherwise the overload latch will be set after t<sub>DOL</sub> is passed. This behaviour will be related to the overdrop sensing which will be used as over load recognition. Figure 2: Output slope. Figure 3: Block diagram - Open load voltage detection. 6/9 Figure 4: Logic diagram. #### **CIRCUIT DESCRIPTION** The L9377 is a dual low side driver for inductive loads like valves in automotive environment. The device is enabled by a common CMOS compatible ENABLE high signal. The internal pull down current sources at the ENABLE and INPUT pins protect the device in open input conditions against malfunctions. An output slope limitation for du/dt is implemented to reduce the EMI. An integrated active flyback voltage limitation clamps the output voltage during the flyback phase to 50V. Each driver is protected against short circuit and thermal overload. In short circuit condition the output will be disabled after a short delay time $t_{DOL}$ to suppress spikes. This disable is latched until a negative slope occure at the correspondent input pin. The thermal disable for $T_J > 175^{\circ}\text{C}$ of the output will be reseted if the junction temperature decreases about 20°C below the disable threshold temperature. For the real time error diagnosis the voltage and the current of the outputs are compared with internal fixed values VOUV for OFF and IOUC for ON conditions to recognize open load ( $R_L \ge 20 K\Omega$ , $R_L > 38\Omega$ ) in ON and OFF conditions. The diagnostic operates also in the extended supply voltage range of $4.5V \le VS \le 32V$ . Also the output voltages VO<sub>1,2</sub> are compared against each other in OFF condition with a fixed offset of $\Delta VO_{UV~1,2}$ to recognize GND bypasses. To suppress mail $\Delta VO$ diagnoses during the flyback phases of the compared output, the $\Delta VO$ diagnostic includes a latch function. Reaching the flyback clamping voltage VO<sub>C</sub> the diagnostic signal is reseted by a latch. To activate again this kind of diagnostic a low signal at the correspondent INPUT or the ENABLE pin must occur (see also Fig.3). The diagnostic output level in connection with different ENABLE and INPUT conditions allows to recognize different fail states, like overtemp, short to VSS, short to GND, bypass to GND and disconnected load (see also page 7 diagnostic table). The diagnostic output is also protected against short to $UD_{max}$ . Oversteping the over load current threshold $IO_0$ , the output current will be limited internally during the diagnostic overload delay switch-off time $t_{DOL}$ . Figure 5: Application circuit diagram. 4 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics $\hbox{@ 2000 STM}{\sc icroelectronics}-Printed in Italy-All Rights Reserved$ STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com