## DIFFERENTIAL VARIABLE GAIN AMPLIFIER ■ LOW NOISE : 4.6nV/√Hz ■ LOW DISTORTION ■ HIGH SLEW RATE: 90V/µs ■ WIDE BANDWIDTH : 52MHz @ -3dB & 18dB gain ■ GAIN PROGRAMMABLE from -9dB to +30dB with 3dB STEPS **■ POWER DOWN FUNCTION** #### **DESCRIPTION** The TS652 is a differential digitally controlled variable gain amplifier featuring a high slew rate of $90V/\mu s$ , a large bandwidth, a very low distortion and a very low current and voltage noise. The gain can be set from -9dB to +30dB through a 4bit digital word, with 3dB steps. The gain monotonicity is guaranteed by design. This device is particularly intended for applications such as preamplification in telecommunication systems using multiple carriers. ## **APPLICATION** ■ Preamplifier and automatic gain control for Assymetric Digital Subscriber Line (ADSL). ### ORDER CODE | Part Number | Temperature Range | Package | | |-------------|--------------------|---------|--| | Part Number | reinperature Kange | D | | | TS652ID | -40, +85°C | • | | **D** = Small Outline Package (SO) - also available in Tape & Reel (DT) ## PIN CONNECTIONS (top view) May 2000 1/9 ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-------------------|----------------------------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage <sup>1)</sup> | 14 | V | | V <sub>i</sub> | Input Voltage <sup>2)</sup> | 0 to 14 | V | | T <sub>oper</sub> | Operating Free Air Temperature Range TS652ID | -40 to + 85 | °C | | T <sub>std</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>j</sub> | Maximum Junction Temperature | 150 | °C | | R <sub>thjc</sub> | Thermal Resistance Junction to Case | 15 | °C/W | | | Output Short Circuit Duration | Infinite | | <sup>1.</sup> All voltages values are with respect to network terminal. ## **OPERATING CONDITIONS** | Symbol | Parameter | Value | Unit | |------------------|---------------------------|---------|------| | V <sub>CC</sub> | Supply Voltage | 5 to 12 | V | | V <sub>icm</sub> | Common Mode Input Voltage | + VCC/2 | V | <sup>2.</sup> The magnitude of input and output voltages must never exceed $V_{\mbox{CC}}$ +0.3V. | Symbol | Parameter | Test Condition | Min. | Тур. | Max | Unit | |---------------------|--------------------------------------------------------------|----------------------------------------------------------------|-------|------------|----------|--------| | DC PER | FORMANCE | | | | | | | V <sub>i</sub> | Voltage on the Input Pin | | | 0 | | V | | I <sub>CC</sub> | Total Supply Current | No load, V <sub>out</sub> = 0 | | 28 | | mA | | I <sub>ccpdw</sub> | Power Down Total Consumption | Power Down Mode | | | 150 | μΑ | | $\Delta V_{OFFSET}$ | Differential Input Offset Voltage | $V_{in} = 0, A_{V} = 30dB$ | | | 6 | mV | | SVR | Supply Voltage Rejection Ratio | $A_V = 0dB$ | 50 | 80 | | dB | | AC PER | FORMANCE | | | | | | | Z <sub>in</sub> | Input Impedance | | | 100kΩ//5pF | | | | Z <sub>out</sub> | Power Down Output Impedance | Power Down Mode | 100kΩ | 150kΩ//5pF | | | | V <sub>OH</sub> | High Level Output Voltage<br>R <sub>L</sub> connected to GND | $R_L = 500\Omega$ | 4 | 4.5 | | V | | V <sub>OL</sub> | Low Level Output Voltage<br>R <sub>L</sub> connected to GND | $R_L = 500\Omega$ | | -4.5 | -4 | V | | Λ. | Voltage Gain | F= 1MHz | 0 | | 00 | JD | | $A_{V}$ | Gain monotonicity guaranteed by | design | -9 | | 30 | dB | | P <sub>AV</sub> | Precision of the Voltage Gain | F= 1MHz | -1 | | 1 | dB | | A <sub>vstep</sub> | Step Value | F= 1MHz | 2.4 | 3 | 3.6 | dB | | A <sub>vmin</sub> | Gain Mismatch between Both Channels | F= 1MHz | | | 1 | dB | | | | $A_V = -9dB$ | 55 | 110 | 200 | | | D | Bandwidth @ -3dB | $A_V = 0dB$ | 32 | 69 | 132 | ,,,,_ | | $B_w$ | $R_{L} = 500\Omega$ $C_{L} = 15pF$ | $A_V = +18dB$ | 26 | 52 | 100 | MHz | | | OL = 10p1 | $A_V = +30dB$ | 10 | 18 | 36 | 1 | | R <sub>bw</sub> | Bandwidth Roll-off | $A_V = +30$ dB, $F = 1$ MHz | | 0.08 | | dB | | | Bandwidth @ -3dB | Source | 17 | 28 | | A | | I <sub>o</sub> | $R_L = 500\Omega$ , $C_L = 15pF$ | Sink | 17 | 22 | | mA | | SR | Slew Rate (gain independent) | V <sub>o</sub> = 2Vpeak | 50 | 100 | | V/μs | | NOISE A | ND DISTORTION | | | | | | | in | Equivalent Input Noise Current | F = 100kHz | | 1.5 | | pA/√Hz | | en | Equivalent Input Noise Voltage | $F = 100kHz$ $A_V = 30dB$ | | 4.6 | | nV/√Hz | | | | 1Vpeak, F = 150kHz,<br>$A_V = +30dB$ , $R_L = 500\Omega//15pF$ | | | | | | THD30 | Harmonic Distorsion | H2 | | -70 | | dBc | | 111000 | Tamonio Distorsion | H3 | | -93 | | l abc | | | | H4 | | -98 | | | | | | H5 | | -99 | | | | | Third Order Intermodulation | $V_{out} = 1Vpeak, A_V = +30dB$<br>$R_L = 500\Omega//15pF$ | | | | | | IM3 | Product | @ 80kHz | | -77 | | dBc | | 11410 | F1 = 180kHz, F2 = 280kHz | @ 380kHz | | -85 | | | | | | @640kHz | | -86 | | l | | | | @740kHz | | -87 | <u> </u> | | | | Third Order Intermodulation | $V_{out} = 1Vpeak, A_V = +30dB$<br>$R_L = 500\Omega//15pF$ | | | | | | IM3 | Product | @ 60kHz | | -77 | | dBc | | IIVIJ | F1 = 70kHz, F2 = 80kHz | @ 90kHz | | -79 | | | | | – 10M 12, 1 2 – 00M 12 | @220kHz | | -83 | | | | | | @230kHz | | -84 | | | #### **DIGITAL INPUTS** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------|------------|------|------|------|------| | 001, 002, 003 | Low Level | | 0 | 0.8 | V | | and GC4 | High Level | 2 | 3.3 | | v | #### SIMPLIFIED SCHEMATIC The TS652 consists of two independent channels. Each channel has two stages. The first is a very low noise digitally controlled variable gain amplifier (range 0 to 18dB). The TS652 features a high input impedance and a low noise current. To minimize the overall noise figure, the source impedance must be less than $3k\Omega$ . This value gives an equal contribution of voltage and current noises. The second stage is a gain/attenuation stage (+12dB to -9dB) featuring a low output impedance. This output stage can drive loads as low as $500\Omega$ . ## POWER DOWN MODE POSITION #### **BANDWIDTH** The small signal bandwidth is almost constant for gains between +18dB to 0dB and is in the order of 52MHz to 70MHz respectively. For 30dB gain the bandwidth is around 18MHz. The power bandwidth is typically equal to 30MHz for 2V peak to peak signals. #### **MAXIMUM INPUT LEVEL** The input level must not exceed the following values: negative peak value: must be greater than $-V_{CC} + 1.5V$ positive peak value: must be less than +V<sub>CC</sub> - 1.5V For example, if a +/-6V power supply is used, the input signal can swing between -4.5V and +4.5V. These values are due to common mode input range limitations of the input stage of the first amplifier. Some other limitations may occur, due to the slew rate of the first operational amplifier (typically in the order of 300V/µs). This means that the maximum input signal decreases at high frequency. #### SINGLE SUPPLY OPERATION The incoming signal is AC coupled to the inputs. The TS652 can be used either with a dual or a single supply. If a single supply is used, the inputs are biased to the mid supply voltage $(+V_{CC/2})$ . This bias network must be carefully designed, in order to reject any noise present on the supply rail. The AGND pin (9) must be connected to $+V_{CC/2}$ . The bias current of the second stage (inverting structure) is $8\mu A$ for both amplifiers. A resistor divider structure can be used. Two resistances should be chosen by considering $8\mu A$ as the 1% of the total current through these resistances. For a single +12V supply voltage, two resistances of $7.5k\Omega$ can be used. The differential input consists of a high pass circuit, formed by the $1\mu F$ capacitor and a $1k\Omega$ resistance and gives a break frequency of 160Hz. #### SINGLE +12V SUPPLY OF THE TS652 ## **GAIN CONTROL** The gain and the power down mode is programmed with a 4 bit digital word : | Digital<br>Control | Total Gain<br>(dB) | First Stage<br>Gain<br>(dB) | Second Stage<br>Gain<br>(dB) | Maximum<br>Input Level | Bandwidth<br>Small Signal | Eq. Input<br>Noise<br>(nV/√Hz) | |--------------------|--------------------|-----------------------------|------------------------------|------------------------|---------------------------|--------------------------------| | \$0000 | -9 | 0 | -9 | 2.8Vrms | 110mHZ | 29 | | \$0001 | -6 | 0 | -6 | 2.8Vrms | 100MHz | 26 | | \$0010 | -3 | 0 | -3 | 2.8Vrms | 85MHz | 23 | | \$0011 | 0 | 0 | 0 | 2.8Vrms | 69MHz | 22 | | \$0100 | 3 | 3 | 0 | 2Vrms | 63MHz | 16 | | \$0101 | 6 | 6 | 0 | 1.4Vrms | 58MHz | 12 | | \$0110 | 9 | 9 | 0 | 1Vrms | 56MHz | 9 | | \$0111 | 12 | 12 | 0 | 0.7Vrms | 55MHz | 7 | | \$1000 | 15 | 15 | 0 | 0.5Vrms | 54MHz | 6 | | \$1001 | 18 | 18 | 0 | 0.35Vrms | 52MHz | 4.8 | | \$1010 | 21 | 21 | 3 | 0.25Vrms | 42MHz | 4.7 | | \$1011 | 24 | 24 | 6 | 175mVrms | 30MHz | 4.7 | | \$1100 | 27 | 27 | 9 | 125mVrms | 24MHz | 4.6 | | \$1101 | 30 | 30 | 12 | 88mVrms | 18MHz | 4.6 | | \$1110 | 30 | 30 | 12 | 88mVrms | 18MHz | 4.6 | | \$1111 | 30 | 30 | 12 | 88mVrms | 18MHz | 4.6 | The gain is the same for both channels. The digital inputs are CMOS compatible. The supply voltage of the logic decoder used to transcode the digital word can be either 3.3V or 5V or $V_{CC}$ . ## **Closed Loop Gain vs. Frequency** ## Bandwidth vs. Gain Negative & Positive Slew Rate vs. Gain **Equivalent Input Voltage Noise vs. Gain** Gain Switching (+15dB to -9dB) Gain Switching (+30dB to +9dB) measurement conditions: Vcc= $\pm$ 6V, RIoad=500 $\Omega$ , Tamb=25°C # Output/Input Isolation in Power Down Mode vs. Frequency ## 3rd Order Intermodulation (2 tones: 180kHz and 280kHz) #### **3rd Order Intermodulation** (2 tones: 180kHz and 280kHz) measurement conditions: Vcc= $\pm$ 6V, Rload=500 $\Omega$ , Tamb=25°C #### **PACKAGE MECHANICAL DATA** 14 PINS - PLASTIC MICROPACKAGE (SO) | Dim. | Millimeters | | | Inches | | | |-------|-------------|------|------|--------|-------|-------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | | | 1.75 | | | 0.069 | | a1 | 0.1 | | 0.2 | 0.004 | | 0.008 | | a2 | | | 1.6 | | | 0.063 | | b | 0.35 | | 0.46 | 0.014 | | 0.018 | | b1 | 0.19 | | 0.25 | 0.007 | | 0.010 | | С | | 0.5 | | | 0.020 | | | c1 | | • | 45° | (typ.) | • | • | | D (1) | 8.55 | | 8.75 | 0.336 | | 0.344 | | E | 5.8 | | 6.2 | 0.228 | | 0.244 | | е | | 1.27 | | | 0.050 | | | e3 | | 7.62 | | | 0.300 | | | F (1) | 3.8 | | 4.0 | 0.150 | | 0.157 | | G | 4.6 | | 5.3 | 0.181 | | 0.208 | | L | 0.5 | | 1.27 | 0.020 | | 0.050 | | M | | | 0.68 | | | 0.027 | | S | 8° (max.) | | | | | | Note: (1) D and F do not include mold flash or protrusions - Mold flash or protrusions shall not exceed 0.15mm (.066 inc) ONLY FOR DATA BOOK. Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infring ement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom © http://www.st.com