

## AN1006 APPLICATION NOTE

## The Write Control Feature on I<sup>2</sup>C EEPROM

The ST24xxx/ST25xxx EEPROM devices are fully compatible with the  $I^2C$  <sup>TM</sup> standard. Some, though, have the extra feature of offering a hardware write control (WC) line. The purpose of this document is to highlight the advantages of this facility.

On the ST24Cxx/ST25Cxx I<sup>2</sup>C EEPROM devices, pin 7 is used to select between the multibyte and pagewrite modes. On the ST24Wxx/ST25Wxx I<sup>2</sup>C EEPROM devices, this is replaced by the WC line, as shown in Figure 1.

| ST24Cxx/ST25Cxx                                                   | ST24Wxx/ST25Wxx                                                                                                                                                                                                             |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E0 1 8 VCC<br>E1 2 7 MODE<br>E2 3 6 SCL<br>VSS 4 5 SDA<br>Ai02404 | E0 $\begin{bmatrix} 1 & 8 \\ 8 \end{bmatrix}$ VCC<br>E1 $\begin{bmatrix} 2 & 7 \\ 1 \end{bmatrix}$ WC<br>E2 $\begin{bmatrix} 3 & 6 \\ 1 \end{bmatrix}$ SCL<br>VSS $\begin{bmatrix} 4 & 5 \\ 1 \end{bmatrix}$ SDA<br>Ai02405 |

## Figure 1. ST24xxx/ST25xxx Pin Connections

WC is an active-low signal. When it is held low, erase and write commands are executed; when it is held high, erase and write operations are inhibited (and any erase or write commands issued by the master device are ignored).

This feature has been designed to be used by the application hardware whenever there is any question as to the validity of the data. The device can thereby reject the data, and wait for the master device to send it again. In particular, the ST24W/25Wxx series, in combination with suitable hardware design, can offer better data protection against the following conditions:

- during power-up and power-down sequences, when voltage levels are wandering out of specification
- whenever high levels of electrical noise are detected, and the validity of the received data becomes questionable
- whenever the I<sup>2</sup>C bus is shared by devices using other protocols, and unexpected conflicts arise
- under other detectable fault conditions, specific to the application.

For specific examples of the use of this feature, please see Application Notes AN404 and AN627.

If you have any questions or suggestions concerning the matters raised in this document, please send them to the following electronic mail address:

## apps.eeprom@st.com

Please remember to include your name, company, location, telephone number and fax number.

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

© 1998 STMicroelectronics - All Rights Reserved

The ST logo is a registered trademark of STMicroelectronics.

All other names are the property of their respective owners.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain -Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

