# LCD driver for segment-type LCDs **BU9728AKV** The BU9728AKV is a segment-type LCD system driver which can accommodate microcomputer control and a serial interface. An internal 4-bit common output and LCD drive power supply circuit enable configuration of a display system at low cost. #### Applications Movie projectors, car audio systems, telephones #### Features - 1) Serial interface. (8-bit length) - 2) Display RAM: Internal, 128 bits. (up to 128 segments can be displayed) - 3) Internal power supply circuit for LCD drive. - 4) Display duty: 1 / 4 - Can be driven with low voltage and low current dissipation. # ●Absolute maximum ratings (Ta = 25°C, Vss = 0V) | Parameter | Symbol | Limits | Unit | |------------------------|------------------|---------------------------|------| | Power supply voltage 1 | $V_{DD}$ | − 0.3 ~ <b>+</b> 7.0 | V | | Power supply voltage 2 | V <sub>LCD</sub> | - 0.3 ~ + V <sub>DD</sub> | V | | Power dissipation | Pd | 400* | mW | | Operating temperature | Topr | - 20 ~ + 75 | °C | | Storage temperature | Tstg | - 55 ~ <b>+</b> 125 | °C | <sup>\*</sup> Reduced by 4.0mW for each increase in Ta of 1°C over 25°C . #### ● Recommended operating conditions (Ta = 25°C, Vss = 0V) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |-----------------------------------|-----------------|------|------|-----------------|------|------------------------------------------------------------------------------------------------| | Power supply voltage 1 | V <sub>DD</sub> | 2.5 | _ | 5.5 | V | _ | | Power supply voltage 2 (VDD - V3) | VLCD | 0 | _ | V <sub>DD</sub> | V | The following relationship should be maintained: $V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_{SS}$ . | | Oscillation frequency | fosc | _ | 36 | _ | kHz | $R_f = 470k\Omega$ | #### Block diagram ## Pin assignments # Pin descriptions | Pin name | Pin NO. | 1/0 | Function | |---------------------------------------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC <sub>1</sub><br>OSC <sub>2</sub> | 1 2 | 0 | Input / output pins for the internal oscillator. Resistance is connected between these pins when the internal clock is running. When an external clock is running, the clock is input from OSC <sub>1</sub> and OSC <sub>2</sub> is left open. | | V1 ~ V3 | 3 ~ 5 | _ | These are power supply pins for LCD drive. The following relationship must be satisfied: $V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_{SS}$ (Low) . | | Vss | 6 | _ | This is the Vss power supply pin. | | V <sub>DD</sub> | 7 | _ | This is the V <sub>DD</sub> power supply pin. | | SCK | 8 | ı | This is the shift clock input pin for serial data. The contents of the SD pin are read one bit at a time at the rising edge of SCK. | | SD | 9 | ı | This is the serial data input pin, used to input display data and commands. Display data is displayed when this is "1" and not displayed when it is "0". | | <u>CS</u> | 10 | I | This is the chip select signal input pin. When this pin is LOW, SD input can be received. The SCK counter is reset when the $\overline{\text{CS}}$ pin goes from HIGH to LOW. | | C/D̄ | 11 | I | This signal detects whether the SD input is command or display data. If the pin is LOW at the rising edge of the 8th SCK pulse, the input is recognized as display data, and if HIGH, the input is recognized as command data. | | COM <sub>0</sub> S COM <sub>3</sub> | 12 ~ 15 | 0 | These are the common output pins for LCD drive. They are connected to the LCD panel commons. | | RESET | 16 | I | This is the reset input pin. When this pin is LOW, the BU9728AKV is initialized. It resets the address counter and turns the display off. | | SEG <sub>0</sub><br><b>S</b><br>SEG <sub>31</sub> | 17 ~ 48 | 0 | These are the segment output pins for LCD drive. They are connected to the LCD panel segments. | # ●Input / output equivalent circuits | Pin name | 1/0 | Equivalent Circuit | Pin name | 1/0 | Equivalent Circuit | |------------------------|-----|--------------------|-----------------------------------|-----|------------------------------| | SD<br>SCK<br>C/D<br>CS | I | IN VDD W GND | SEG0<br>~ SEG31<br>COM0<br>~ COM3 | 0 | OUT VICE<br>VICE<br>GND WICE | | OSC1<br>OSC2 | _ | OSC <sub>1</sub> | GND | | • > > | | RESET | I | IN GND | | | | #### Electrical characteristics DC characteristics (unless otherwise noted, VDD = 2.5 ~ 5.5V, Vss = 0V, Ta = 25°C) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | Pin | | | | | | | | |----------------------------|------------------|--------------------------|------|--------------------------|------|-----------------------------|-----------------------------------------------------------------------|--|---|------|---|----|-----------------|--| | Input high level voltage | V <sub>IH1</sub> | 0.8<br>× V <sub>DD</sub> | _ | V <sub>DD</sub> | V | _ | OSC <sub>1</sub> , SD, SCK, C / D, CS | | | | | | | | | Input low level voltage | VIL1 | 0 | _ | 0.2<br>× V <sub>DD</sub> | V | _ | RESET | | | | | | | | | LCD driver ON resistance*1 | Ron | _ | _ | 30 | kΩ | ΔVon = 0.1V | SEG <sub>0</sub> ~ 31, COM <sub>0</sub> ~ 3 | | | | | | | | | Input low level current 1 | IIL1 | _ | _ | 100 | μΑ | Vin = 0V | RESET | | | | | | | | | Input low level current 2 | I <sub>IL2</sub> | _ | _ | 2 | μΑ | Vin = 0V | $OSC_1$ , $SD$ , $SCK$ , $C$ / $\overline{D}$ , $\overline{CS}$ | | | | | | | | | Input high level current | Іін | - 2 | _ | _ | μА | VIN = VDD | $\frac{OSC_{1}, SD, SCK, C / \overline{D}, \overline{CS},}{RESET}$ | | | | | | | | | Input capacitance | Cin | _ | 5 | _ | pF | _ | SD, SCK, C / $\overline{D}$ , $\overline{CS}$ | | | | | | | | | | loo | | | | | | | | _ | 0.05 | 1 | μΑ | In wait state*2 | | | Current dissipation | | _ | 40 | 80 | μΑ | When display is operating*3 | V <sub>DD</sub> | | | | | | | | | | | _ | 100 | 250 | μΑ | During access operation*4 | | | | | | | | | $<sup>\</sup>pm 1$ Internal power supply impedance is not included in the LCD driver ON resistance. AC characteristics (unless otherwise noted, $V_{DD} = 2.5 \sim 5.5 V$ , $V_{SS} = 0 V$ , Ta = 25 °C) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |---------------------------------|------------------|------|------|------|------|----------------------------------------| | SCK rise time | tтьн | _ | _ | 100 | ns | _ | | SCK fall time | tтнь | _ | _ | 100 | ns | _ | | SCK cycle time | tcyc | 800 | _ | _ | ns | _ | | Command wait time | twait | 800 | _ | _ | ns | _ | | SCK pulse width "H" | tw <sub>H1</sub> | 300 | _ | _ | ns | _ | | SCK pulse width "L" | twL1 | 300 | _ | _ | ns | _ | | Data setup time | tsu1 | 100 | _ | _ | ns | _ | | Data hold time | t <sub>H1</sub> | 100 | _ | _ | ns | _ | | CS pulse width "H" | twH2 | 300 | _ | _ | ns | _ | | CS pulse width "L" | twL2 | 6400 | _ | _ | ns | _ | | CS set-up time | tsu2 | 100 | _ | _ | ns | _ | | CS hold time | t <sub>H2</sub> | 100 | _ | _ | ns | _ | | C / D set-up time | tsu3 | 100 | _ | _ | ns | _ | | C / D hold time | tнз | 100 | _ | _ | ns | Use rise for 8th CK of SCK as standard | | C / D - CS time*5 | tссн | 100 | _ | _ | ns | Use CS riss as standard | | C / $\overline{D}$ - SCK time*5 | tscн | 100 | | | ns | Use rise for 8th CK of SCK as standard | <sup>\*5</sup> Only one (either one) of the conditions needs to be satisfied. <sup>\*2</sup> All inputs, including V3 = 0V and OSC1, are fixed at either VDD or Vss. $<sup>*3\:</sup>$ Except for V3 = 0V, Rf = 470k $\Omega$ , and OSC1, all inputs are fixed at either VDD or Vss. <sup>\*4</sup> V3 = 0V, Rf = 470k $\Omega$ , fsck = 200kHz #### Timing charts Fig.1 Interface timing Fig.2 Command cycle #### Data format Serial data is 4-line data transmitted in synchronization with the clock. Serial data with a bit length of 8 bits is input in synchronization with SCK. If C / D is HIGH at the rising edge of the $8 \times$ nth SCK clock pulse, the serial data is recognized as command data, and if C / D is LOW, the serial data is recognized as display data. Serial data is input in sequential order, starting from the MSB. #### A detailed look at commands The BU9728AKV has the following commands (C / D is HIGH at 8 × nth clock pulse of SCK). #### (1) Address Set | MSB | | | | | | | | |-----|---|---|---|---|---|---|---| | 0 | 0 | 0 | А | А | А | А | А | AAAAA and the address data displayed in binary format are set in the address counter. Each time input of the display data (8 bits) has been completed, the address is incremented by + 2. #### (2) Display On | MSB | | | | | | LSB | | | | |-----|---|---|---|---|---|-----|---|---|--------------| | | 0 | 0 | 1 | * | * | * | * | * | * Irrelevant | All display segments light, regardless of the contents of the Display Data RAM (DDRAM). The contents of the DDRAM do not change. # (3) Display Off All display segments go out, regardless of the contents of the DDRAM. The contents of the DDRAM do not change. # (4) Display Start Display begins, in accordance with the contents of the DDRAM. #### (5) Rewrite Display Data RAM (DDRAM) The binary bit data DDDD is written to the DDRAM. The data is written to the address specified by the Address Set command, and after this command is executed, the address is automatically incremented by + 1. #### (6) Reset This command should be executed before any other command, immediately after the power supply is turned on. This command resets the BU9728AKV to the following status: - · Display is off - · Address counter is reset #### Description of functions #### (1) Register The BU9728AKV has a command / data register configured of eight bits. Serial data is read in 8-pulse units of the SCK clock. If the data read to the register is display data (C / $\overline{D}$ is LOW at the 8th clock pulse of SCK), it is written to the DDRAM, and if the data is command data (C / $\overline{D}$ is HIGH at the 8th clock pulse of SCK), it is output to a command decoder and used to control the BU9728AKV. #### (2) Address counter The address counter indicates the DDRAM address. When the set address is written to the command / data register, the address data is automatically sent to the address counter. After the data is written to the DDRAM, the address counter is automatically incremented by either + 1 or + 2. The amount by which the counter is incremented is determined automatically, based on the following statuses: 8 bits written to DDRAM (C / $\overline{D}$ LOW at 8th clock pulse of SCK) $\rightarrow$ + 2 4 bits written to DDRAM (C / $\overline{D}$ HIGH at 8th clock pulse of SCK) $\rightarrow$ + 1 When the address counter reaches 1FH, it will be reset back to 00H the next time it is incremented. #### (3) Display Data RAM (DDRAM) The Display Data RAM (DDRAM) is where displays are stored. The capacity of the DDRAM is 32 addresses $\times$ 4 bits. The illustration below shows the relationship between the DDRAM and the display positions. DDRAM addresses set in the address counter are in hexadecimal format and are indicated as follows. | MSB | | | | LSB | |-----|-----|-----------------|-----------------|-----------------| | AC4 | АСз | AC <sub>2</sub> | AC <sub>1</sub> | AC <sub>0</sub> | (Example) For a DDRAM address of "14" (display position: SEG<sub>20</sub>) | | MSB | | | | LSB | |---|--------------|---|---|-----|-----| | | 1 | 0 | 1 | 0 | 0 | | ŀ | <b>←</b> 1 → | - | | 1 — | - | The display data input to the command / data register (when $C / \overline{D}$ is LOW) is written to the DDRAM address and the address consisting of the specified address + 1, which are indicated by the upper four and lower four bits of the data, respectively. The four bits of the display data are written sequentially, starting from the MSB, to the MSB of the DDRAM bits If the Rewrite DDRAM command is input (C / $\overline{D}$ is HIGH), the four bits of the display data in the Rewrite DDRAM command are written to the specified DDRAM address. The four bits of the display data are written sequentially, starting from the MSB, to the MSB of the DDRAM bits. #### (4) Timing generator Connecting Rf between OSC<sub>1</sub> and OSC<sub>2</sub> causes the internal oscillator circuit to start oscillating, and generates a display timing signal. The oscillator can also be started by inputting an external clock. Fig. 3 Rf oscillator circuit Fig. 4 External clock input #### (5) LCD drive power supply The LCD drive power supply is generated by the BU9728AKV. The LCD drive voltage ( $V_{LCD}$ ) is supplied by $V_{DD}$ - $V_3$ , and the power supply is generated by $V_1 = 2 \cdot V_{LCD} / 3$ , $V_2 = V_{LCD} / 3$ . If an external bleeder resistance is used to supply the LCD drive voltage externally, the following relationship must be observed: $$V_{DD} = V_1 \ge V_2 \ge V_3 \ge V_{SS}$$ Fig. 5 Example of connection when using internal power supply Fig. 6 Example of connection when using external power supply #### (6) LCD drive circuit The LCD drive circuit is configured of four common drivers and 32 segment drivers. When oscillation begins, selected waveforms are output automatically for valid common outputs by the common counter, and de-selected waveforms are output for other outputs. For segment outputs, drive waveforms are output automatically by the display data and common counter. The following page shows examples of common / segment output waveforms. ### ●LCD drive waveforms ●External dimensions (Units: mm)