# Low-voltage RDS / RBDS decoder BU2661FV The BU2661FV is a RDS / RBDS decoder that employs a digital PLL and has a built-in anti-aliasing filter and an eight-stage BPF (switched-capacitor filter). It can operate at a low-voltage power supply (from 2.7V). Linear CMOS circuitry is used for low power consumption. #### Applications RDS / RBDS compatible FM receivers, stereo systems and FM pagers. #### Features - 1) Low operating voltage (Min 2.7V). - 2) Low current (Min 1.8mA). - 3) Anti-aliasing filter. - 4) 57kHz bandpass filter. - 5) DSB demodulation (digital PLL). - 6) Quality indication output for demodulated data. #### ● Absolute maximum ratings (Ta = 25°C) | Parameter | Symbol | Limits | Unit | Conditions | |------------------------|-------------------------|---------------------------|------|-----------------| | Power supply voltage | V <sub>DD</sub> | V <sub>DD</sub> −0.3~+7.0 | | V <sub>DD</sub> | | Maximum input voltage | ıt voltage Vмах −0.3~Vı | | V | All input pins | | Maximum output current | Імах | ±4.0 | mA | All output pins | | Power dissipation | Pd | 350* | mW | | | Operating temperature | Topr | <b>−25</b> ~ <b>+75</b> | င | | | Storage temperature | Tstg | <b>−55∼</b> +125 | ° | | <sup>\*</sup>Reduced by 3.5mW for each increase in Ta of 1°C over 25°C. #### ■Recommended operating conditions (Ta = 25°C) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |----------------------|-----------------|------|------|------|------| | Power supply voltage | V <sub>DD</sub> | 2.7 | _ | 3.3 | V | #### Block diagram ## Pin descriptions | Pin No. | Symbol | Pin name | Function | Input/output type | | |---------|-----------------|---------------------------|---------------------------------------------------------|-------------------|--| | 1 | MUX | Input | Composite signal input (refer to input/output circuits) | TYPE D | | | 2 | (N.C.) | _ | _ | _ | | | 3 | Vref | Reference voltage | Refer to input/output circuits | TYPE E | | | 4 | со | Comparator | Refer to input/output circuits | TYPE F | | | 5 | Vss | _ | _ | _ | | | 6 | (N.C.) | _ | _ | _ | | | 7 | T1 | Test input | Open or connected to ground | TYPE B | | | 8 | (N.C.) | _ | _ | _ | | | 9 | хо | 0 11 111 | Connects to 4.332MHz oscillator | TYPE A | | | 10 | ΧI | Crystal oscillator | (refer to input/output circuits) | | | | 11 | T57 | Test output | Open | | | | 12 | RCLK | Demodulator clock | 1187.5kHz clock (refer to the timing diagram) | | | | 13 | RDATA | Demodulator data | Refer to the timing diagram | | | | 14 | QUAL | Demodulator quality | Good data: High, bad data: Low | TYPE C | | | 15 | ARI | ARI signal discrimination | ARI ARI+RDS: High, RDS: Low, When no signal: Low | | | | 16 | V <sub>DD</sub> | Power supply | 2.7~3.3V | _ | | | 17 | T2 | Test input | Open or connected to ground | TYPE B | | | 18 | RESET | Reset | High: reset, Low: open operation | TYPE B | | | 19 | (N.C.) | _ | _ | _ | | | 20 | (N.C.) | _ | _ | _ | | \*N.C.: not connected to anything. ## ●Input / output circuits ●Electrical characteristics (unless otherwise noted, Ta = 25°C, V<sub>DD</sub> = 3.0V, V<sub>SS</sub> = 0.0V) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Coniditions | |-------------------------------|------------------|-------------------------|----------------------|--------------------|-------|--------------------------------------| | Operating current | I <sub>DD1</sub> | _ | 1.8 | 3.0 | mA | IDD | | Power supply current at reset | I <sub>DD2</sub> | _ | 2.4 | 3.5 | mA | IDD | | Reference voltage | Vref | _ | 1/2VDD2 | _ | V | Pin 3 | | Input current 1 | l <sub>IN1</sub> | _ | _ | 1.0 | μΑ | MUX V <sub>IN</sub> =V <sub>DD</sub> | | Output current 1 | Iout1 | _ | _ | 1.0 | μΑ | MUX V <sub>IN</sub> =V <sub>DD</sub> | | Input current 2 | l <sub>IN2</sub> | _ | _ | 1.0 | μΑ | RESET VIN=VDD | | Output current 2 | Іоит2 | _ | _ | 1.0 | μΑ | RESET VIN=VDD | | Input current 3 | | _ | 0.35 | _ | μΑ | XI | | Output current 3 | | _ | 0.35 | _ | μΑ | хо | | Output high level voltage 1 | Vон | V <sub>DD</sub><br>-1.0 | V <sub>DD</sub> -0.3 | _ | ٧ | RCLK RDATA QUAL ARI lo=1.0mA | | Output low level voltage 1 | V <sub>OL1</sub> | _ | 0.2 | 1.0 | ٧ | RCLK RDATA QUAL ARI lo=1.0mA | | Input high level voltage | ViH | 0.8V <sub>DD</sub> | _ | _ | ٧ | RESET | | Input low level voltage | VıL | _ | _ | 0.2V <sub>DD</sub> | ٧ | RESET | | Feedback resistor | RF | _ | 10.0 | _ | МΩ | X1-X0 | | ⟨Filter block⟩ | | | | | | | | Center frequency | FC | 56.5 | 57.0 | 57.5 | kHz | | | Gain | GA | 23 | 26 | 30 | dB | F=57.0kHz | | Attenuation 1 | ATT1 | 7 | 10 | _ | dB | 57kHz±4kHz | | Attenuation 2 | ATT2 | 65 | 80 | _ | dB | 38kHz | | Attenuation 3 | ATT3 | 35 | 50 | _ | dB | 67kHz | | S / N ratio | SN | 30 | 40 | _ | dB | 57kHz V <sub>IN</sub> =10mVrms | | Maximum input level | VMAX1 | _ | _ | 500 | mV | | | ⟨Demodulator⟩ | | | | | | | | RDS detector sensitivity | SRDS | _ | 0.8 | 1.5 | mVrms | | | RDS input level | VRDS | 1.5 | _ | 300 | mVrms | | | Lockup time (RDS) | TL | _ | 100 | 200 | ms | | | Data rate | DRATE | _ | 1187.5 | _ | Hz | | | Clock transient vs. data | СТ | _ | 4.3 | _ | μS | | $\bigcirc$ Not designed for radiation resistance. # Circuit operationOutput data timing The clock (RCLK) frequency is 1187.5Hz. Depending on the state of the internal PLL clock, the data (RDATA) is replaced in synchronous with either the rising or falling edge of the clock. To read the data, you may choose either the rising or falling edge of the clock as the reference. The data is valid for 416.7μs. after the reference clock edge. QUAL pin operation: Indicates the quality of the demodulated data. (1) Good data: HI(2) Poor data: LO (3) No signal: LO (4) Noise input: HI / LO (flutters) ARI pin operation: ARI / RDS distinction (1) ARI: HI (2) RDS + ARI: HI (3) RDS: LO (4) No signal: unstable(5) Noise input: unstable RESET input pin: Resets the digital circuit. Connect to ground or leave open during operation. #### External dimensions (Units: mm)