# 1,024-Bit Serial Electrically Erasable PROM BR93LC46 / BR93LC46F / BR93LC46RF / BR93LC46FV #### Features - Low power CMOS Technology - 64 × 16bit configuration - 2.7V to 5.5V operation - Low power dissipation - 3mA (max.) active current: 5V - 5μA (max.) standby current: 5V - Auto increment for efficient data dump - Automatic erase-before-write - Hardware and software write protection - Default to write-disabled state at power up - Software instructions for write-enable / disable - Vcc lockout inadvertent write protection - 8-pin SOP / 8-pin SSOP-B / 8-pin DIP packages - · Device status signal during write cycle - TTL-compatible Input / Output - 100,000 ERASE / write cycles - 10 years Data Retention #### Pin assignments ## Pin descriptions | Pin<br>name | Function | |-------------|-----------------------------------------------------------------| | CS | Chip select input | | SK | Serial clock input | | DI | Start bit, operating code, address, and seria data input | | DO | Serial data output, READY / BUSY internal status display output | | GND | Ground | | N.C. | Not connected | | N.C. | Not connected | | Vcc | Power supply | #### Overview The BR93LC46 series are CMOS serial input / output-type memory circuits (EEPROMs) that can be programmed electrically. Each is configured of 64 words $\times$ 16 bits (1,024 bits), and each word can be accessed individually and data read from it and written to it. Operation control is performed using five types of commands. The commands, addresses, and data are input through the DI pin under the control of the CS and SK pins. In a write operation, the internal status signal (READY or $\overline{\text{BUSY}}$ ) can be output from the DO pin. ## Block diagram # ●Absolute maximum ratings (Ta = 25°C) | Parameter | | Symbol | Limits | Unit | | |-----------------------|----------------|--------|---------------------|------|--| | Applied voltage | | Vcc | - 0.3 ~ + 6.5 | V | | | _ | BR93LC46 | | 500*1 | | | | Power dissipation | BR93LC46F / RF | Pd | 350*2 | mW | | | | BR93LC46FV | | 300*3 | | | | Storage temperature | | Tstg | - 65 ~ <b>+</b> 125 | °C | | | Operating temperature | | Topr | - 40 ~ <b>+</b> 85 | °C | | | Terminal voltage | | _ | - 0.3 ~ Vcc + 0.3 | V | | <sup>\*1</sup> Reduced by 5.0mW for each increase in Ta of 1°C over 25°C. # ●Recommended operating conditions (Ta = 25°C) | Parameter | | Symbol | Min. | Тур. | Max. | Unit | |----------------------|---------|--------|------|------|------|------| | Power supply voltage | Writing | Vcc | 2.7 | _ | 5.5 | V | | | Reading | VCC | 2.0 | _ | 5.5 | V | | Input voltage | | Vin | 0 | _ | Vcc | V | <sup>\*2</sup> Reduced by 3.5mW for each increase in Ta of 1°C over 25°C. <sup>\*3</sup> Reduced by 3.0mW for each increase in Ta of 1°C over 25°C. ●Electrical characteristics For 5V operation (unless otherwise noted, Ta = -40 to +85°C, Vcc = 5V ± 10%) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |---------------------------------|------------------|-----------|------|-----------|------|------------------------------------------------------------------------------------| | Input low level voltage | VIL | - 0.3 | _ | 0.8 | V | _ | | Input high level voltage | Vıн | 2.0 | _ | Vcc + 0.3 | V | _ | | Output low level voltage 1 | V <sub>OL1</sub> | _ | _ | 0.4 | V | lo <sub>L</sub> = 2.1mA | | Output high level voltage 1 | Vон1 | 2.4 | _ | _ | V | Iон = - 0.4mA | | Output low level voltage 2 | V <sub>OL2</sub> | _ | _ | 0.2 | V | IoL = 10μA | | Output high level voltage 2 | Voh2 | Vcc - 0.4 | _ | _ | V | Іон = − 10μА | | Input leakage current | lu | - 1.0 | _ | 1.0 | μΑ | Vin = 0V ~ Vcc | | Output leakage current | ILO | - 1.0 | _ | 1.0 | μΑ | Vout = 0V ~ Vcc, CS = GND | | Operating current dissipation 1 | Icc1 | _ | 1.5 | 3 | mA | V <sub>IN</sub> = V <sub>IH</sub> / V <sub>IL</sub> , DO = OPEN<br>f = 1MHz, WRITE | | Operating current dissipation 2 | Icc2 | _ | 0.7 | 1.5 | mA | V <sub>IN</sub> = V <sub>IH</sub> / V <sub>IL</sub> , DO = OPEN<br>f = 1MHz, READ | | Standby current | Isa | _ | 1.0 | 5 | μА | CS = SK = DI = GND, DO = OPEN | For 3V operation (unless otherwise noted, $Ta = -40 \text{ to} + 85^{\circ}\text{C}$ , $Vcc = 3V \pm 10\%$ ) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |---------------------------|--------|-----------|------|------------|------|-------------------------------| | Input low level voltage | VIL | - 0.3 | _ | 0.15 × Vcc | V | _ | | Input high level voltage | ViH | 0.7 × Vcc | _ | Vcc + 0.3 | V | _ | | Output low level voltage | Vol | _ | _ | 0.2 | V | IoL = 10μA | | Output high level voltage | Vон | Vcc - 0.4 | _ | _ | V | Іон = − 10μА | | Input leakage current | lш | - 1.0 | _ | 1.0 | μΑ | Vin = 0V ~ Vcc | | Output leakage current | ILO | - 1.0 | _ | 1.0 | μΑ | Vout = 0V ~ Vcc, CS = GND | | Operating current | laa. | | 0.5 | 2 | mA | VIN = VIH / VIL, DO = OPEN | | dissipation 1 | Icc1 | _ | 0.5 | 2 | IIIA | f = 250kHz, WRITE | | Operating current | laas | | 0.2 | 1 | m 1 | VIN = VIH / VIL, DO = OPEN | | dissipation 2 | Icc2 | _ | 0.2 | | mA | f = 250kHz, READ | | Standby current | IsB | _ | 0.4 | 3 | μΑ | CS = SK = DI = GND, DO = OPEN | For 2V operation (unless otherwise noted, $Ta = -40 \text{ to } + 85^{\circ}\text{C}$ , Vcc = 2.0V) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |---------------------------|--------|------------------|------|------------|------|------------------------------| | Input low level voltage | Vıl | - 0.3 | _ | 0.15 × Vcc | V | _ | | Input high level voltage | Vıн | $0.7 \times Vcc$ | _ | Vcc + 0.3 | V | | | Output low level voltage | Vol | _ | _ | 0.2 | V | IoL = 10μA | | Output high level voltage | Vон | Vcc - 0.4 | _ | _ | V | Іон = — 10μΑ | | Input leakage current | lu | - 1.0 | _ | 1.0 | μΑ | Vin = 0V ~ Vcc | | Output leakage current | ILO | - 1.0 | _ | 1.0 | μΑ | Vout = 0V ~ Vcc, CS = 0V | | Operating current | 1 | | 0.0 | 1 | A | VIN = VIH / VIL, DO = OPEN | | dissipation 2 | Icc2 | _ | 0.2 | 1 | mA | f = 200kHz, READ | | Standby current | Isв | _ | 0.4 | 3 | μΑ | CS = SK = DI = 0V, DO = OPEN | #### Circuit operation #### (1) Command mode With these ICs, commands are not recognized or acted upon until the start bit is received. The start bit is taken as the first "1" that is received after the CS pin rises. \*1 After setting of the read command and input of the SK clock, data corresponding to the specified address is output, with data corresponding to upper addresses then output in sequence. (Auto increment function) | Command | Start<br>bit | Operating code | Address | Data | |------------------------------|--------------|----------------|---------|----------| | Read (READ)*1 | 1 | 10 | A5 ~ A0 | _ | | Write enabled (WEN) | 1 | 00 | 11XXXX | _ | | Write (WRITE)*2 | 1 | 01 | A5 ~ A0 | D15 ~ D0 | | Write all addresses (WRAL)*2 | 1 | 00 | 01XXXX | D15 ~ D0 | | Write disabled (WDS) | 1 | 00 | 00XXXX | _ | | Erase (ERASE)*3 | 1 | 11 | A5 ~ A0 | _ | | Chip erase (ERAL)*3 | 1 | 00 | 10XXXX | _ | X: Either VIH or VIL # (2) Operation timing characteristics For 5V operation (unless otherwise noted, $Ta = -40 \text{ to} + 85^{\circ}\text{C}$ , $Vcc = 5V \pm 10\%$ ) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------|------------------|------|------|------|------| | SK clock frequency | fsк | _ | _ | 1 | MHz | | SK "H" time | tsкн | 450 | _ | | ns | | SK "L" time | tskl | 450 | _ | _ | ns | | CS "L" time | tcs | 450 | _ | | ns | | CS setup time | tcss | 50 | _ | _ | ns | | DI setup time | tois | 100 | _ | _ | ns | | CS hold time | tсsн | 0 | _ | | ns | | DI hold time | tын | 100 | _ | _ | ns | | Data "1" output delay time | t <sub>PD1</sub> | _ | _ | 500 | ns | | Data "0" output delay time | t <sub>PD0</sub> | _ | _ | 500 | ns | | Time from CS to output confirmation | tsv | _ | _ | 500 | ns | | Time from CS to output High impedance | tor | _ | _ | 100 | ns | | Write cycle time | te/w | _ | _ | 10 | ms | <sup>\*2</sup> When the write or write all addresses command is executed, all data in the selected memory cell is erased automatically, and the input data is written to the cell. <sup>\*3</sup> These modes are optional modes. Please contact Rohm for information on operation timing. For low voltage operation (unless otherwise noted, Ta = -40 to +85°C, $Vcc = 3V \pm 10\%$ ) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------|------------------|------|------|------|------| | SK clock frequency | fsк | _ | _ | 250 | kHz | | SK "H" time | tsкн | 1 | _ | _ | μs | | SK "L" time | tskl | 1 | _ | _ | μs | | CS "L" time | tcs | 1 | _ | _ | μs | | CS setup time | tcss | 200 | _ | _ | ns | | DI setup time | tois | 400 | _ | _ | ns | | CS hold time | tсsн | 0 | _ | _ | ns | | DI hold time | tын | 400 | _ | _ | ns | | Data "1" output delay time | t <sub>PD1</sub> | _ | _ | 2 | μs | | Data "0" output delay time | t <sub>PD0</sub> | _ | _ | 2 | μs | | Time from CS to output confirmation | tsv | _ | _ | 2 | μs | | Time from CS to output High impedance | tor | _ | _ | 400 | ns | | Write cycle time | te/w | _ | _ | 25 | ms | When reading at low voltage (unless otherwise noted, Ta = -40 to +85°C, Vcc = 2.0V) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------|--------------|------|------|------|------| | SK clock frequency | fsк | _ | _ | 200 | kHz | | SK "H" time | tsкн | 2 | _ | _ | μs | | SK "L" time | <b>t</b> skl | 2 | _ | _ | μs | | CS "L" time | tcs | 2 | _ | _ | μs | | CS setup time | tcss | 400 | _ | _ | ns | | DI setup time | tois | 800 | _ | _ | ns | | CS hold time | tсsн | 0 | _ | _ | ns | | DI hold time | tын | 800 | _ | _ | ns | | Data "1" output delay time | <b>t</b> PD1 | _ | _ | 4 | μs | | Data "0" output delay time | <b>t</b> PD0 | _ | _ | 4 | μs | | Time from CS to output high impedance | <b>t</b> DF | _ | _ | 800 | ns | O Not designed for radiative rays. # (3) Timing chart - Data is acquired from DI in synchronization with the SK rise. - During a reading operation, data is output from DO in synchronization with the SK rise. - During a writing operation, a Status Valid (READY or BUSY) is valid from the time CS is HIGH until time tCS after CS falls following the input of a write command and before the output of the next command start bit. Also, DO must be in a HIGH-Z state when CS is LOW. - After the completion of each mode, make sure that CS is set to LOW, to reset the internal circuit, before changing modes. Fig. 1 Synchronized data timing # (4) Reading (Figure 2) When the read command is acknowledged, the data (16 bits) for the input address is output serially. The data is synchronized with the SK rise during A0 acquisition and a "0" (dummy bit) is output. All further data is output in synchronization with the SK pulse rises. #### (5) Write enable (Figure 3) These ICs are set to the write disabled state by the internal reset circuit when the power is turned on. Therefore, before performing a write command, the write enable command must be executed. When this command is executed, it remains valid until a write disable command is issued or the power supply is cut off. However, read commands can be used in either the write enable or write disable state. #### (6) Write (Figure 4) This command writes the input 16-bit data (D15 to D0) to the specified address (A5 to A0). Actual writing of the data begins after CS falls (following the 25th clock pulse after the start bit input), and DO is in the Acquire state. STATUS is not detected if CS = LOW after the time $t_{\text{E/W}}$ . When STATUS is detected (CS = HIGH), no commands are accepted while DO is LOW ( $\overline{\text{BUSY}}$ ). Therefore, no commands should be input during this period. (\*1) If the first data input following the rise of the start bit CS is "1", the start bit is acknowledged. Also, if a "1" is input following several zeroes in succession, the "1" is recognized as the start bit, and subsequent operation commences. This applies also to all commands described subsequently. (\*2) Address auto increment function: These ICs are equipped with an address auto increment function which is effective only during reading operations. With this function, if the SK clock is input following execution of one of the above reading commands, data is read from upper addresses in succession. CS is held in HIGH state during automatic incrementing. Fig. 2 Read cycle timing (READ) Fig. 3 Write enable cycle timing Fig. 5 Write all address cycle timing. (WRAL) #### (STATUS) After time tcs following the fall of CS, after input of the write command), if CS is set to HIGH, the write execute = $\overline{\text{BUSY}}$ (LOW) and the command wait status READY (HIGH) are output. If in the command wait status (STATUS = READY), the next command can be performed within the time te/w. Thus, if data is input via SK and DI with CS = HIGH in the te/w period, erroneous operations may be performed. To avoid this, make sure that DI = LOW when CS = HIGH. (Caution is especially important when common input ports are used.) This applies to all of the write commands. ### (7) All address write (Figure 5) With this command, the input 16-bit data is written simultaneously to all of the addresses (64 words). Rather than writing one word at a time, in succession, data is written all at one time, enabling a write time of $t_{\text{E/W}}$ . #### (8) Write disable (Figure 6) When the power supply is turned on, the IC enters the write disable status. Similarly, when the write disable command is issued, the IC enters the same status. When in this status, all write commands are ignored, but read commands may be executed. In the write enable status, writing begins even if a write command is entered accidentally. To prevent errors of this type, we recommend executing a write disable command after writing has been completed. Fig. 6 Write disable cycle timing (WDS) # Operation notes # (1) Cancelling modes (READ) (WRITE, WRAL) | Start bit | Operating code | Address | Data | tE/W | |-----------|----------------|---------|---------|--------------| | 1 bit | 2 bits | 6 bits | 16 bits | | | | | a | | <b>←</b> b → | - a: Canceled by setting CS LOW or Vcc OFF (\*) b: Cannot be canceled by any method. If Vcc is set to OFF during this time, the data in the designated address is not secured. - \* Vcc OFF (Vcc is turned off after CS is set to LOW) Fig.7 #### (2) Timing in the standby mode As shown in Figure 8, during standby, if CS rises when SK is HIGH, the DI state may be read on the rising edge. If this happens, and DI is HIGH, this is taken to be the start bit, causing a bit error (see point "a" in Figure 8). Make sure all inputs are LOW during standby or when turning the power supply on or off (see Figure 9). Point a: Start bit position during erroneous operation Point b: Timing during normal operation Fig. 8 Erroneous operation timing Fig. 9 Normal operation timing (3) Precautions when turning power on and off When turning the power supply on and off, make sure CS is set to LOW (see Figure 10). When CS is HIGH, the EEPROM enters the active state. To avoid this, make sure CS is set to LOW (disable mode) when turning on the power supply. (When CS is LOW, all input is cancelled.) When the power supply is turned off, the low power state can continue for a long time because of the capacity of the power supply line. Erroneous operations and erroneous writing can occur at such times for the same reasons as described above. To avoid this, make sure CS is set to LOW before turning off the power supply. To prevent erroneous writing, these ICs are equipped with a POR (Power On Reset) circuit, but in order to achieve operation at a low power supply, Vcc is set to operate at approximately 1.3V. After the POR has been activated, writing is disabled, but if CS is set to HIGH, writing may be enabled because of noise or other factors. However, the POR circuit is effective only when the power supply is on, and will not operate when the power is off. Also, to prevent erroneous writing at low voltages, these ICs are equipped with a built-in circuit (Vcc-lock-out circuit) which resets the write command if Vcc drops to approximately 2V or lower (typ.) (\*). \* With the BR93LC46A, the circuit is tripped at approximately 3V or less (typ). (Bad example) Here, the CS pin is pulled up to Vcc. In this case, CS is HIGH (active state). Please be aware that the EEPROM may perform erroneous operations or write erroneous data because of noise or other factors. Please be aware that this can occur even if the CS input is HIGH-Z. (Good example) In this case, CS is LOW when the power supply is turned on or off. #### Fig. 10 #### (4) Clock (SK) rise conditions If the clock pin (SK) signal of the BR93LC46 has a long rise time (tr) and if noise on the signal line exceeds a certain level, erroneous operation can occur due to erroneous counts in the clock. To prevent this, a Schmitt trigger is built into the SK input of the BR93LC46. The hysteresis amplitude of this circuit is set to approximately 0.2V, so if the noise exceeds the SK input, the noise amplitude should be set to 0.2VP-P or lower. Furthermore, rises and falls in the clock input should be accelerated as much as possible. #### (5) Power supply noise The BR93LC46 discharge high volumes of high voltage when a write is completed. The power supply may fluctuate at such times. Therefore, make sure a capacitor of 1000pF or greater is connected between Vcc (Pin 8) and GND (Pin 5). # (6) Connecting DI and DO directly The BR93LC46 have an independent input pin (DI) and output pin (DO). These are treated as individual signals on the timing chart but can be controlled through one control line. Control can be initiated on a single control line by inserting a resistor R. Fig. 11 Common connections for the DI and DO control line 1) Data collision between the $\mu\text{-COM}$ output and the DO output Within the input and output timing of the BR93LC46 the drive from the $\mu$ -COM output to the DI input and a signal output from the DO output can be emitted at the same time. This happens only for the 1 clock cycle (a dummy bit "0" is output to the DO pin) which acquires the A0 address data during a read cycle. When the address data A0 = 1, the $\mu$ -COM output becomes a direct current source for the DO pin. The resistor R is the only resistance which limits this current. Therefore, a resistor with a value which satisfies the $\mu\text{-COM}$ and the BR93LC46 current capacity is required. When using a single control line, when a dummy bit "0" is output to the DO, the $\mu\text{-COM I}$ / O address data A0 is also output. Therefore, the dummy bit cannot be detected. - 2) Feedback to the DI input from the DO output Data is output from the DO pin and then feeds back into the DI input through the resistor R. This happens - · DO data is output during a read operation when: · A READY / BUSY signal is output during WRITE or WRAL operation Such feedback does not cause problems in the basic operation of the BR93LC46. The $\mu$ -COM input level must be adequately maintained for the voltage drop at R which is caused by the total input leakage current for the $\mu$ -COM and the BR93LC-46. In the state in which SK is input, when the READY / BUSY function is used, make sure that CS is dropped to LOW within four clock pulses of the output of the READY signal HIGH and the standby mode is restored. For input after the fifth clock pulse, the READY HIGH will be taken as the start bit and WDS or some other mode will be activated, depending on the DI state. # ●External dimension (Units: mm)