# 2-wire serial sound control IC BH3856S / BH3856FS The BH3856FS and BH3856FS are signal processing ICs designed for volume and tone control in televisions, mini component stereo systems, and other audio products. Their two-line serial control (I<sup>2</sup>C BUS) enables them to control volume and tone on the basis of signals from a microcomputer, etc. # Applications Televisions, [video equipped television], personal computer televisions, mini component stereo systems, car stereos #### Features - I<sup>2</sup>C BUS facilitates direct serial control from a microcomputer of volume (main volume), balance (left / right), and tone (bass, treble). DC control is also possible. - 2) Volume is produced by a low-distortion, low-noise VCA. Designed to minimize step noise. - 3) Stable standard voltage supply and built-in I / O buffer mean that few attachments are needed. SSOP32 package designed to save space. - 4) Matrix surround yields powerful sound. #### ■Absolute maximum ratings (Ta = 25°C) | Parameter | | Symbol | Limits | Unit | |-----------------------|----------|--------|---------------------------|-------| | Power supply voltage | | Vcc | 10.0 | ٧ | | Power dissipation | BH3856S | Pd | 1200 *1 | mW | | rower dissipation | BH3856FS | Fu | 850* <sup>2</sup> | IIIVV | | Operating temperature | | Topr | <b>−40~</b> +85 | °C | | Storage temperature | | Tstg | <b>−</b> 55∼ <b>+</b> 150 | °C | <sup>\*1</sup> Reduced by 12 mW for each increase in Ta of 1°C over 25°C. # ■Recommended operating conditions (Ta = 25°C) | Parameter | Symbol | Min. | Тур. | Max. | Unit | | |----------------------|--------|------|------|------|------|--| | Power supply voltage | Vcc | 6.0 | 9 | 9.5 | V | | # Block diagram # Pin descriptions | Pin | No. | D' | Finalian | |---------|----------|----------|-----------------------------------------------------| | BH3856S | BH3856FS | Pin name | Function | | 1 | 1 | A_GND | Analog ground | | 2 | 2 | IN1 | Channel 1 volume input | | 3 | 3 | BVN1 | Channel 1 bass filter | | 4 | 4 | BIN1 | Channel 1 bass filter | | 5 | 6 | BVO1 | Channel 1 bass filter | | 6 | 7 | TVN1 | Channel 1 treble filter | | 7 | 8 | TIN1 | Channel 1 treble filter | | 8 | 9 | TVO1 | Channel 1 treble filter | | 9 | 10 | OUT1 | Channel 1 volume output | | 10 | 11 | Vcc | Power supply | | 11 | 12 | sc | Time constant pin for prevention of switching shock | | 13 | 13 | SDA | SDA data input pin | | 14 | 15 | SCL | SCL data input pin | | 15 | 16 | D_GND | Digital ground | | 16 | 17 | SASS | Slave address selection pin | | 17 | 18 | Vref | Reference voltage output | | 18 | 19 | BC | Time constant pin for prevention of switching shock | | 19 | 20 | TC | Time constant pin for prevention of switching shock | | 20 | 21 | VC2 | Time constant pin for prevention of switching shock | | 21 | 22 | VC1 | Time constant pin for prevention of switching shock | | 22 | 23 | OUT2 | Channel 2 volume output | | 23 | 24 | TVO2 | Channel 2 treble filter | | 24 | 25 | TIN2 | Channel 2 treble filter | | 25 | 26 | TVN2 | Channel 2 treble filter | | 26 | 27 | BVO2 | Channel 2 bass filter | | 27 | 28 | BIN2 | Channel 2 bass filter | | 28 | 30 | BVN2 | Channel 2 bass filter | | 29 | 31 | IN2 | Channel 2 volulme input | | 30 | 32 | FILTER | Filter | | 12 | 5,14,29 | N.C. | Not connected internally. | # ●Input / output circuits | Pin voltage | Equivalent circuit | Description | |--------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 4.5V<br>4.5V | 2pin<br>31 pin<br>A_GND 2/1 Vec | Main volume input pin. Designed for input impedance of 47 k $\Omega$ Typ.). | | 4.5V<br>4.5V | Vec 50¼ Ω A_GND 30pin | Pin for low band filter connection. | | 4.5V<br>4.5V | V <sub>CO</sub> 4pin 28pin 5.5.1kΩ 2/1 V <sub>CC</sub> | Pin for low band filter connection. | | 4.5V<br>4.5V | Opin SOK D A_GND | Pin for low band filter connection. | | 5.2V | V <sub>2</sub> | Filter input pin. Please install a capacitor of about 10 $\mu$ F to the filter pin. Has built-in precharge and discharge circuits. | | 4.5V<br>4.5V | Voc 25KD W 7pln 28pln | Pin for high band filter connection. | | 4.5V<br>4.5V | 8pin 25pin | Pin for high band filter connection. | | | 4.5V<br>4.5V<br>4.5V<br>4.5V<br>4.5V<br>4.5V<br>4.5V | 4.5V 4.5V 4.5V 4.5V 4.5V 4.5V 4.5V 4.5V | $\ensuremath{\mbox{\%The}}$ pin numbers are for the BH3856S. | Symbol | Pin voltage | Equivalent Circuit | Description | |------------------------------|--------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TVO1<br>TVO2 | 4.5V<br>4.5V | 25k.0<br>25k.0<br>3pin<br>24pin | Pin for high band filter connection. | | OUT1<br>OUT2 | 4.5V<br>4.5V | Voc<br>10pin<br>24pin | Main volume output pin. OUT1 is the volume output for Channel 1. OUT2 is the volume output for Channel 2. | | SC<br>BC<br>TC<br>VC1<br>VC2 | _ | Voc Digital B VineEF 12pin 19pin 22pin 22pin A_GND | For prevention of shock noise during step switching. SC: Surround pin BC: Bass pin TC: Treble pin VC1: Volume pin (Channel 1) VC2: Volume pin (Channel 2) | | Vref | 3.8V | Voc. | 3.8V regulator output pin. Output requires capacitor for stopping oscillation. Output pin has built-in precharge and discharge circuits, so there is no problem with start-up or shut-down even with a large capacitor. This pin is for connection to the high-band filter. | | SDA<br>SCL<br>SASS | _ | V <sub>co</sub> 2kΩ 13pin 15pin 17pin 17pin | I <sup>2</sup> C bass input pin SDA: serial data line SCL: serial clock line Slave address selection pin SASS: slave address selection switch | | Vcc | _ | Power supply voltage pin. | | | A_GND | _ | Analog GND pin. Connected to IC board. | | | D_GND | _ | Digital GND pin. Separate from Analog GND pin. | | $\ensuremath{\mbox{\%}}$ The pin numbers are for the BH3856S. ullet Electrical characteristics (unless otherwise noted, Ta = 25°C, Vcc = 9V, f = 1kHz, BW = 20 $\sim$ 20kHz, VOL = Max., TONE = ALL FLAT, Rg = 600 $\Omega$ , RL = 10k $\Omega$ ) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |------------------------------------------------|-------------------|------|------|------|------------------|---------------------------------------------------| | Quiescent current | lα | _ | 20 | 27 | mA | No signal | | Maximum input | Vim | 2.3 | 2.5 | _ | V <sub>rms</sub> | THD=1%, VOL=-20dB (ATT) | | Maximum output | Vom | 2.3 | 2.5 | _ | V <sub>rms</sub> | THD=1% | | Voltage gain | Gv | -1.5 | 0 | +1.5 | dB | V <sub>IN</sub> =1V <sub>ms</sub> | | Maximum attenuation | ATT | 90 | 110 | _ | dB | Vo=1V <sub>rms</sub> | | Crosstalk | Vст | 70 | 80 | _ | dB | Vo=1V <sub>rms</sub> | | I avv yan ya Asartusi vijatia | VB Max. | +12 | +15 | +18 | dB | 100Hz, V <sub>IN</sub> =100mV <sub>rms</sub> | | Low range control width | VB Min. | -18 | -15 | -12 | dB | 100Hz, V <sub>IN</sub> =100mV <sub>rms</sub> | | High range control width | VT Max. | +12 | +15 | +18 | dB | 100kHz, V <sub>IN</sub> =100mV <sub>ms</sub> | | High range control width | VT Min. | -18 | -15 | -12 | dB | 100kHz, V <sub>IN</sub> =100mV <sub>ms</sub> | | Matrix surround single-channel gain | GsR | 4 | 6 | 8 | dB | Vo=1V <sub>rms</sub> * | | Total Harmonic distortion | THD | - | 0.01 | 0.1 | % | Vo=0.5V <sub>rms</sub> , BPF=400Hz~30kHz | | Output noise voltage | V <sub>NO</sub> 1 | _ | 45 | 65 | μ Vrms | No signal, VOL=MAX, R <sub>g</sub> =0 * | | Residual output noise voltage | <b>VM</b> no | _ | 2 | 10 | μ Vrms | No signal, VOL=-∞, R <sub>g</sub> =0 * | | Reference power supply output voltage | Vref | 3.5 | 3.8 | 4.1 | ٧ | I <sub>ref</sub> =3mA | | Reference power supply output current capacity | Iref | 3.0 | 10 | _ | mA | V <sub>ref</sub> >3.7V | | Channel balance | Gcв | -1.5 | 0 | +1.5 | dB | channel 1 taken as the standard for measurements. | | Input impedance | Rin | 33 | 47 | 61 | kΩ | f=1kHz | | Output impedance | Rout | _ | _ | 10 | Ω | f=1kHz | | Ripple rejection ratio | RR | 40 | _ | _ | dB | f=100Hz, V <sub>RR</sub> =1V <sub>rms</sub> | | Input high level voltage | Vıн | 4 | _ | _ | ٧ | SCL, SDA | | Input low level voltage | VIL | _ | _ | 1 | ٧ | SCL, SDA | <sup>\*</sup> Measurement performed using Matsushita Communication Industrial VP-9690A DIN AUDIO filter (average value wave detection, effective value display). ©Not designed for radiation resistance. OSignal input occurs in equiphase. Measurement circuit Fig. 1 Note: Diagram depicts the BH3856S. # Performing data settings # (1) I<sup>2</sup>C BUS timing | Parameter | Symbol | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------------------------------------------|---------|------|------|------|------| | SCL clock frequency | fscL | 0 | _ | 100 | kHz | | SCL clock hold time, HIGH state | tніgн | 4 | _ | _ | μs | | SCL clock hold time, LOW state | tLow | 4.7 | _ | _ | μs | | SDA and SDL signal start-up time | tr | _ | _ | 1 | μs | | SDA and SDL signal shut-down time | tf | _ | _ | 0.3 | μs | | Set-up time for re-send [start] conditions | tsu;STA | 4.7 | _ | _ | μs | | Hold time (re-send) [start] conditions (After hold time ends, initial clock pulse is generated.) | thd;STA | 4 | _ | _ | μs | | Set time for [stop] conditions. | tsu;STO | 4.7 | _ | _ | μs | | Bus free time between [stop] condition and [start] condition | tauf | 4.7 | _ | _ | μs | | Data set-up time | tsu;DAT | 250 | _ | _ | ns | tSU;STA=start code set-up time. tHD;STA=start code hold time. tSU; STO=stop code set-up time. tBUF=bus free time. tSU;DAT=data set-up time. tHD;DAT=data hold time. I<sup>2</sup>C BUS timing rules # (2) I2C BUS data format | | MSB LS | SB | MSB | LSB | MSB | LSB | | | |------|---------------|------|---------------|-----|--------|-------|-----|------| | S | Slave address | А | Select addres | s A | \ Da | ıta | А | Р | | 1bit | 8bit | 1bit | 8bit | 1b | oit 8b | oit 1 | bit | 1bit | • S = start condition (start bit recognition) • Slave address = IC recognition. Upper 7 bits are random. Bottom bit is "L" for the sake of overwrite. • A = acknowledge bit (recognition of acknowledgment) • Select address = selection between volume, bass, treble, and matrix surround Data = volume and tone data • P = stop condition (stop bit recognition) #### (3) BH3856S / BH3856FS slave addresses | MSB | | | | | | | | | | | |-----|----|------------|------------|----|----|----|----|-----|--|--| | | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | A1 | A0 | R/W | | | | | 1 | 0 | 0 | 0 | 0 | 0 | Α | 0 | | | - · Slave address selection - $^{(1)}A = 1 (10000010) [SASS pin HIGH]$ - ②A = 0 (10000000) [SASS pin LOW] - (4) Interface protocol - 1) Basic protocol | S | Slave address | А | Select | address | Α | Data | Α | Р | |---------|---------------|----|--------|---------|---|---------|---|---| | MSB LSB | | SB | MSB | LSB | | MSB LSB | | | 2) Auto increment (Select address increases (+1) by the value of the data.) | S | Slave address | Α | Select address | А | | Data 1, data 2,data N | А | Р | |---|---------------|---|----------------|---|-----|-----------------------|---|---| | | MSB LSB | 1 | MSB LSF | 3 | MSB | LS | В | | (Examples) (1)The address data specified by select address is taken as data 1. - 2)The address data specified by select address +1 is taken as data 2. - $\bigcirc$ The address data specified by select address + N is taken as data N. - 3) Structure with which transmission is not possible (In this case, only select address 1 is set.) | s | Slave address | Α | Select address 1 | Α | Data | А | Select address 2 | Α | Data | Α | Р | |---|---------------|---|------------------|---|---------|---|------------------|---|---------|---|---| | | MSB LSB | | MSB LSB | | MSB LSB | ; | MSB LSB | } | MSB LSB | | | Note: Following transmission of data, data transmitted as select address 2 will not be recognized as select address 2, but as data. # (5) Specification of select address and data | Function | | | 80 | loot i | addra | | | | MSB Data | | | | | LSB | | | |------------------|------|-------------------------|----|--------|-------|----|----|----|----------|-----|-----|-----|-----|-----|-----|-----| | - runction | M\$B | Select address MSB LSB | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | ① Volume ch1 (L) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VL7 | VL6 | VL5 | VL4 | VL3 | VL2 | VL1 | VL0 | | 1 Volume ch2 (R) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | VR7 | VR6 | VR5 | VR4 | VR3 | VR2 | VR1 | VR0 | | ② Bass | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | BA5 | BA4 | ВАЗ | BA2 | BA1 | BA0 | | ③Treble | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | TR5 | TR4 | TR3 | TR2 | TR1 | TR0 | | ④ Surround | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SR0 | • The auto increment function cycles the select address in the manner shown in Figure A. • The cycle commences from the initially specified select address. # (6) Surround data | Function | MSB | | | Da | Data | | | | |---------------------|-----|----|----|----|------|----|----|----| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Matrix surround OFF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Matrix surround ON | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | # (7) Matrix surround # (8) Volume attenuation (reference values) | ATT | DATA | |----------------|-------| | (dB) | (HEX) | | 0 | FF | | -1 | E4 | | -2 | D8 | | -3 | CF | | -4 | C8 | | -5 | C2 | | -6 | BD | | <b>—</b> 7 | B8 | | -8 | B2 | | -9 | AD | | -10 | A9 | | -11 | A5 | | -12 | A0 | | -13 | 9C | | -14 | 98 | | <del>-15</del> | 94 | | -16 | 90 | | -17 | 8C | | -18 | 89 | | ATT<br>(dB) | DATA<br>(HEX) | |-------------|---------------| | <b>—19</b> | 85 | | -20 | 82 | | -22 | 7C | | -24 | 78 | | -26 | 74 | | -28 | 70 | | -30 | 6D | | -32 | 6A | | -34 | 68 | | -36 | 65 | | -38 | 61 | | -40 | 5C | | -42 | 59 | | -44 | 55 | | <b>-46</b> | 52 | | -48 | 4E | | <b>—</b> 50 | 4B | | <b>-52</b> | 48 | | -54 | 45 | | ATT | DATA | |----------------|-------| | (dB) | (HEX) | | | 42 | | -58 | 3F | | -60 | 3C | | -62 | 39 | | -64 | 36 | | -66 | 34 | | -68 | 32 | | <del>-70</del> | 2F | | <del>-72</del> | 2D | | <b>—74</b> | 2A | | <b>—76</b> | 28 | | <del>-78</del> | 26 | | -80 | 24 | | -82 | 22 | | <del>-84</del> | 20 | | <b>—86</b> | 1E | | -90 | 1A | | -100 | 13 | | -112 | 00 | Note: All figures in this table are reference values. When using this IC, check this table carefully and perform the appropriate setting. # (9) Bass / Treble gain settings (reference values) | ATT<br>(dB) | DATA<br>(HEX) | |-------------|---------------| | 15 | 3F | | 14 | 38 | | 13 | 35 | | 12 | 33 | | 11 | 31 | | 10 | 2F | | 9 | 2E | | 8 | 2D | | 7 | 2C | | 6 | 2B | | 5 | 2A | | 4 | 29 | | 3 | 27 | | 2 | 26 | | 1 | 25 | | 0 | 1F | | ATT<br>(dB) | DATA<br>(HEX) | |-----------------|---------------| | 0 | 1F | | <b>—1</b> | 1C | | -2 | 1B | | —з | 19 | | -4 | 18 | | <b>—</b> 5 | 17 | | <del>-</del> 6 | 16 | | <b>—</b> 7 | 15 | | <del>-</del> 8 | 13 | | <b>-</b> 9 | 12 | | <del>-1</del> 0 | 11 | | -11 | OF | | <del>-</del> 12 | 0D | | <del>-</del> 13 | 0B | | <b>—14</b> | 08 | | <del>-</del> 15 | 05 | Notes: (1) The gain values in the treble and bass data setting tables above are based on the assumption that the filter constants have been set so that maximum and minimum gain are equal to the peak and bottom values listed in the frequency characteristics drawings. (2) All figures in this table are reference values. When using this IC, check this table carefully and perform the appropriate setting. # Application example Fig. 2 Note: Diagram depicts the BH3856S. # Operation notes # Operating power supply voltage range As long as the operating power supply voltage and ambient temperature are kept within the specified range, the basic circuits are guaranteed to function, but be sure to check the constants as well as the element settings, voltage settings, and temperature settings. #### (2)Bass filter • B.P.F. composed of multiple feedback active fo can be varied according to the value of C. (theoretical equation) $$f_0 = \frac{1}{2\pi} \times \left[ \frac{1}{R_1 R_2 C_1 C_2} \right]^{\frac{1}{2}}$$ $$f_0 = \frac{1}{2\pi} \quad \times \left[ \frac{1}{-R_1R_2C_1C_2} \right]^{-\frac{1}{2}} \qquad Q = \left[ \left[ \frac{-R_1}{-R_2C_1C_2} \right]^{\frac{1}{2}} \times (C_1 + C_2) \right]^{-1}$$ $G = \frac{R_2}{5k\Omega} \times \left[1 + \frac{C_1}{C_2}\right]^{-1}$ Note: Filter gain is calculated using the equation on the left. Total output gain is the sum of the gain for each of the internal circuits. (When $R_1 = 5.1k\Omega$ , $R_2 = 50k\Omega$ , $C_1 = C_2 = C$ ) $$f_0 = \frac{1.0 \times 10^{-5}}{C}$$ $Q = 1.57$ $G = 5.0$ # About the treble filter • The band-pass filter is constructed using a multiple-feedback active filter. fo can be varied by changing the value of the capacitors. (Theoretical formulas) $$f_0 = \begin{array}{cc} \frac{1}{2\pi} & \times \left[ \begin{array}{c} \frac{1}{R_1 R_2 C_3 C_4} \end{array} \right]^{\frac{1}{2}} \end{array}$$ $$f_0 = \frac{1}{2\pi} \quad \times \left[ \begin{array}{cc} \frac{1}{R_1 R_2 C_3 C_4} \end{array} \right]^{\frac{1}{2}} \qquad Q \\ \rightleftharpoons \left[ \left[ \begin{array}{cc} \frac{R_1}{R_2 C_3 C_4} \end{array} \right]^{\frac{1}{2}} \\ \times \left( C_3 + C_4 \right) \end{array} \right]^{-1}$$ Note: The filter gain is given by the formula on the left, but the total output gain is determined by the this in combination with the internal circuit. $$G = \frac{R_2}{5k\Omega} \times \left[1 + \frac{C_3}{C_4}\right]^{-1}$$ (When $$R_1 = 2.1k\Omega$$ , $R_2 = 25k\Omega$ , $C_3 = C_4 = C$ ) $$f_0 = \frac{2.2 \times 10^{-5}}{C}$$ Q= 1.73 G = 2.5 # (4) I<sup>2</sup>C BUS control High-frequency digital signals are input on the SCL and SDA terminals, so ensure that the wiring and PCB pattern is designed in such a way as to ensure that these signals do not interfere with the analog signal system. #### (5)Step switching noise The VC1, VC2, TC, BC and SC terminals have components connected to them the application example. The values of these components may need to be changed depending on the signal level setting and PCB pattern. Investigate carefully before deciding on the values of the If you are not using I<sup>2</sup>C BUS control (i.e. you are using DC control), connect the SCL, SDA and SASS terminals to GND (do not leave them disconnected). various circuit constants. The equivalent circuit for these terminals is given below (an integrator circuit is set at the first stage to slow the variation). | | R value $(k\Omega)$ | | |------------------|---------------------|--| | VC1, VC2, BC, TC | 30 | | | SC | 200 | | # (6) Volume and tone level settings This specification sheet gives reference values for the amount of attenuation and gain with respect to the serial control data. The internal D / A convertor is an R-2R circuit, and data exists for the places where continuous variation does not occur between data. Use this when fine setting is required. The setting limits are up to 8 bits for volume (256 steps) and 6 bits (64 steps) for tone. #### (7) Digital / analog separation The digital and analog power supplies and grounds for this IC (BH3856) are completely separate. The digital circuits are supplied from a stable reference source that is on the chip ( $V_{\text{ref}}$ (3.8V)). For this reason, there is no need to worry about timing shifts, or interference due to digital noise. # (8) Matrix surround | Phase Gain | 0dB | | | |---------------------|-----|--|--| | Negative Phase Gain | 6dB | | | (However, reverse-phase gain is for input to one channel only) # (9) DC control An internal impedance of $30k\Omega$ is seen from the VC1, VC2, TC, and BC terminals, and $200k\Omega$ is seen from the SC (pin 11) terminal, so with regard to DC control, we recommend direct control with the voltage source. When using variable volume, take the impedance into consideration when making the setting. Note: The DC control voltage range is 0V to $V_{\text{ref.}}$ Do not apply voltages above $V_{\text{ref}}$ to the terminals. #### (10) GND - As shown in the application circuit example, connect the external component GND to the analog GND. - However, the GND for the capacitor connected to the V<sub>ref</sub> terminal should be connected to the digital GND. - If a capacitor with goof high-frequency characteristics is connected in parallel with the capacitor connected to V<sub>ref</sub>, the performance of the circuit with respect to static noise will improve (we recommend a ceramic capacitor of between 0.001μF and 0.1μF) - When using long digital and analog ground lines, take care to ensure that there is no potential difference between the two ground lines. # Electrical characteristic curves Fig. 3 Quiescent curve vs. Power supply voltage Fig.4 Total harmonic distortion vs. input voltage Fig. 5 Output gain vs. frequency # External dimensions (Units: mm)