



T-65.09

# SL443A

## **ZERO VOLTAGE SWITCH**

The SL443A is a symmetrical burst control integrated circuit in an 8-pin DIL plastic package and is mainly intended for manual heat control applications, for example cooker hot plates and powerful hair dryers.

#### **SPECIAL FEATURES**

- 1. Well defined load power/potentiometer displacement characteristics
- 2. High immunity against spurious triac firing under noisy mains environment (automatic spike filtration)
  3. Enables compliance with Cenelec EN50,006/BS5406-1976

  - (A) Switching rate controlled(B) symmetrical burst control
- Very low external component count
- 5. Triac firing pulses inhibited whilst the IC's power supply is being established.



Fig.1 Pin connections - top view

#### **APPLICATIONS**

- Cooker hotplates
- Powerful hairdryers



Fig.2 SL443A block diagram

#### **ELECTRICAL CHARACTERISTICS**

PLESSEY SEMICONDUCTORS

Test conditions (unless otherwise stated):

 $T_{amb} = 25 \,^{\circ}C$ ,

All voltages measured with respect to common (pin 1)

T-65-09

| Characteristic                                                   | Value   |        |         |       | , <u></u>                                                                   |
|------------------------------------------------------------------|---------|--------|---------|-------|-----------------------------------------------------------------------------|
|                                                                  | Min.    | Тур.   | Max.    | Units | Conditions                                                                  |
| Shunt regulating voltage pin 3<br>Shunt regulating voltage pin 3 |         | 14.7   | 16      | < <   | I <sub>3</sub> = 16mA<br>I <sub>3</sub> = 16mA,<br>T <sub>amb</sub> = +75°C |
| Supply voltage trip level pin 3                                  |         | 12.2   |         | V .   | 7.70 0                                                                      |
| •Supply current (less I₄ AV, 2×I₅) See Note 1                    |         |        | 7.2     | mA    |                                                                             |
| Potentiometer supply pin 5, V <sub>5</sub>                       | 6.8     | 7.0    | 7.6     | V     |                                                                             |
| Potentiometer resistance range                                   | 18      |        | 140     | kΩ    |                                                                             |
| Triac gate drive pin 4 Open circuit ON voltage                   |         | 8.5    |         | V     |                                                                             |
| Open circuit OFF voltage                                         |         | 0.0    | 0.1     | ľvil  |                                                                             |
| Output current into 2V drain                                     | 80      | 100    | •••     | l mA  |                                                                             |
| Output current into 4V drain                                     | 50      | 70     | -       | mA    |                                                                             |
| Output current into short circuit                                | "       |        | 200     | mA    |                                                                             |
| Internal drain resistance                                        |         | 800    |         | Ω     |                                                                             |
| Control input pin 8                                              |         | 000    | :       |       |                                                                             |
| Bias current                                                     |         |        | 1 1     | μА    |                                                                             |
| Internal reference – ramp start                                  | 0.3     | 0.5    | 0.7     | , , , |                                                                             |
| - ramp finish                                                    | V5- 0.5 | V₅-0.3 | V5- 0.1 |       |                                                                             |
| * Period of ramp generator - T                                   | 27      | 30     | 33      | s     | (R <sub>P</sub> = 100K, C <sub>t</sub> = 0.68μ)<br>(RMS mains voltage=220ν) |
| Pin 6 output impedance R6                                        | 21.5    | 27     | 32.5    | kΩ    | ,                                                                           |

<sup>•</sup> The supply current is 0.45 x (RMS current fed into Pin 2)

### **ABSOLUTE MAXIMUM RATINGS**

Voltages

Voltage on pin 8, Voltage on pin 4,

V8-1

Max 10v Max 10v

Currents

Supply current, pin 2 peak value  $\pm$  l2M Supply current, pin 2 peak value  $\pm$  250 $\mu$ S)  $\pm$  l2SM Output current, pin 5 l5 Output current, pin 4, average value l4 (AV)

50mA 200mA Short circuit protected

10mA Max Short circuit protected

Temperatures
Operating ambient temperature
Storage temperature
Power Dissipation

Tamb Тѕта See Fig.3

Max

Max

-10 to 75°C -55 to +125°C

13

<sup>★</sup> Period of ramp = T = 2 x CT x RP x (RMS mains voltage) seconds

#### CIRCUIT DESCRIPTION

The externally current limited AC supply is applied to the device, and rectification followed by shunt regulation provides a 14V DC supply. This is externally smoothed before application to the 7.0V series stabiliser which feeds the resistance bridge. The stabiliser must be within regulation, or operation of the 'Low Vcc Inhibit' circuit will result. This circuit overrides all other circuitry and prevents unsuitable firing pulses from being supplied to the triac at 'switch-on'. The current limited AC supply also drives the Period Pulse Generator (PPG) and zero voltage crossing circuits.

The PPG produces a single short duration pulse for each completed mains cycle and serves two purposes. Firstly it is used to clock logic information such that the circuit behaves in a symmetrical manner and only complete mains cycles are applied to the load. Secondly the pulse is used to switch timing components in the ramp generator and this enables long time constants to be achieved without having to resort to the use of

T-65-09

electrolytic capacitors.

The zero voltage crossing detector controls a pulse generator that has a delayed output. The delay is necessary since, with loads that are slightly inductive or low power resistive, the triac load current may not reach its required holding level at zero voltage point.

Both delay and pulse duration are defined by an external capacitor and this further serves the purpose of filtering out spikes which occur in the zero crossing region. Automatic rejection takes place of spikes having a duration of up to 50 per cent of the normal width of the triac firing pulse.

width of the triac firing pulse.

The comparator amplifier has differential inputs and these are used to compare the potential appearing on the slider of the control potentiometer with that of the ramp waveform. The output of this amplifier controls the logic circuitry and the potentiometer setting defines the fraction of the ramp period for which the triac is in conduction so controlling the power in the load.



Fig. 3 Power dissipation



Fig.4 Pulse timing



Fig. 5 Method of control