2 fA (typ) # LMC6042 CMOS Dual Micropower Operational Amplifier #### **General Description** Ultra-low power consumption and low input-leakage current are the hallmarks of the LMC6042. Providing input currents of only 2 fA typical, the LMC6042 can operate from a single supply, has output swing extending to each supply rail, and an input voltage range that includes ground. The LMC6042 is ideal for use in systems requiring ultra-low power consumption. In addition, the insensitivity to latch-up, high output drive, and output swing to ground without requiring external pull-down resistors make it ideal for single-supply battery-powered systems. Other applications for the LMC6042 include bar code reader amplifiers, magnetic and electric field detectors, and handheld electrometers. This device is built with National's advanced Double-Poly Silicon-Gate CMOS process. See the LMC6041 for a single, and the LMC6044 for a quad amplifier with these features. #### **Features** - Low supply current 10 $\mu$ A/Amp (typ) - Operates from 4.5V to 15V single supply - Ultra low input current - Rail-to-rail output swing - Input common-mode range includes ground #### **Applications** - Battery monitoring and power conditioning - Photodiode and infrared detector preamplifier - Silicon based transducer systems - Hand-held analytic instruments - pH probe buffer amplifier - Fire and smoke detection systems - Charge amplifier for piezoelectric transducers #### **Connection Diagram** TL/H/11137-1 ### **Ordering Information** | Package | Temperature Range Industrial -40°C to +85°C | NSC<br>Drawing | Transport<br>Media | |------------------------|---------------------------------------------|----------------|-----------------------| | 8-Pin<br>Small Outline | LMC6042AIM<br>LMC6042IM | M08A | Rail<br>Tape and Reel | | 8-Pin<br>Molded DIP | LMC6042AIN<br>LMC6042IN | N08E | Rail | #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Differential Input Voltage $\pm$ Supply Voltage Supply Voltage ( $V^+ - V^-$ ) 16V Output Short Circuit to V+ (Note 12) Output Short Circuit to V-(Note 2) Lead Temperature (Soldering, 10 seconds) 260°C $\pm 5\,\text{mA}$ Current at Input Pin Current at Output Pin $\pm$ 18 mA Current at Power Supply Pin 35 mA Power Dissipation (Note 3) Storage Temperature Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Junction Temperature (Note 3) 110°C ESD Tolerance (Note 4) 500V Voltage at Input/Output Pin $(V^+) + 0.3V, (V^-) - 0.3V$ #### **Operating Ratings** Temperature Range LMC6042AI, LMC6042I $-40^{\circ}C \leq T_{J} \leq \, +85^{\circ}C$ Supply Voltage $4.5V \leq V^{+} \leq 15.5V$ Power Dissipation (Note 10) Thermal Resistance ( $\theta_{JA}$ ), (Note 11) 8-Pin DIP 101°C/W 8-Pin SO 165°C/W #### **Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_A = T_J = 25^{\circ}\text{C}$ . **Boldface** limits apply at the temperature extremes. $V^+ = 5V, V^- = 0V, V_{CM} = 1.5V, V_O = V^+/2$ and $R_L > 1M$ unless otherwise specified. | | | Conditions | | Typical | LMC6042AI | LMC6042I | Units (Limit) | | |-------------------|------------------------------------------|---------------------------------------------|----------|----------|----------------------------------|----------------------------------|---------------|--| | Symbol | Parameter | | | (Note 5) | Limit<br>(Note 6) | Limit<br>(Note 6) | | | | V <sub>OS</sub> | Input Offset Voltage | | | 1 | 3<br><b>3.3</b> | 6<br><b>6.3</b> | mV<br>Max | | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | | 1.3 | | | μV/°C | | | I <sub>B</sub> | Input Bias Current | | | 0.002 | 4 | 4 | pA (Max) | | | los | Input Offset Current | | | 0.001 | 2 | 2 | pA (Max) | | | R <sub>IN</sub> | Input Resistance | | | >10 | | | Tera $\Omega$ | | | CMRR | Common Mode<br>Rejection Ratio | $0V \le V_{CM} \le 12.0V$<br>$V^{+} = 15V$ | | 75 | 68<br><b>66</b> | 62<br><b>60</b> | dB<br>Min | | | + PSRR | Positive Power Supply<br>Rejection Ratio | $5V \le V^{+} \le 15V$<br>$V_{O} = 2.5V$ | | 75 | 68<br><b>66</b> | 62<br><b>60</b> | dB<br>Min | | | -PSRR | Negative Power Supply<br>Rejection Ratio | $0V \le V^- \le -10V$<br>$V_0 = 2.5V$ | | 94 | 84<br><b>83</b> | 74<br><b>73</b> | dB<br>Min | | | CMR | Input Common-Mode<br>Voltage Range | $V^+ = 5V$ and 15V<br>For CMRR $\geq 50$ dB | | -0.4 | −0.1<br><b>0</b> | −0.1<br><b>0</b> | V<br>Max | | | | | | | V+-1.9V | $V^{+} - 2.3V$<br>$V^{+} - 2.5V$ | $V^{+} - 2.3V$<br>$V^{+} - 2.4V$ | V<br>Min | | | A <sub>V</sub> | Large Signal<br>Voltage Gain | $R_L = 100 k\Omega (Note 7)$ | Sourcing | 1000 | 400<br><b>300</b> | 300<br><b>200</b> | V/mV<br>Min | | | | | | Sinking | 500 | 180<br><b>120</b> | 90<br><b>70</b> | V/mV<br>Min | | | | | $R_L = 25 \text{ k}\Omega \text{ (Note 7)}$ | Sourcing | 1000 | 200<br><b>160</b> | 100<br><b>80</b> | V/mV<br>Min | | | | | | Sinking | 250 | 100<br><b>60</b> | 50<br><b>40</b> | V/mV<br>Min | | **Electrical Characteristics**Unless otherwise specified, all limits guaranteed for $T_A = T_J = 25^{\circ}\text{C}$ . **Boldface** limits apply at the temperature extremes. $V^+ = 5V, V^- = 0V, V_{CM} = 1.5V, V_O = V^+/2$ and $R_L > 1M$ unless otherwise specified. (Continued) | Symbol | Parameter | Conditions | Typical | LMC6042AI | LMC6042I | Units<br>(Limit) | |-----------------|----------------------------------------|--------------------------------------------------------------------|----------|-------------------------|-------------------------|------------------| | | | | (Note 5) | Limit<br>(Note 6) | Limit<br>(Note 6) | | | V <sub>O</sub> | Output Swing | $V^+ = 5V$ $R_L = 100 \text{ k}\Omega \text{ to } V^+/2$ | 4.987 | 4.970<br><b>4.950</b> | 4.940<br><b>4.910</b> | V<br>Min | | | | | 0.004 | 0.030<br><b>0.050</b> | 0.060<br><b>0.090</b> | V<br>Max | | | | $V^+ = 5V$ $R_L = 25 \text{ k}\Omega \text{ to } V^+/2$ | 4.980 | 4.920<br><b>4.870</b> | 4.870<br><b>4.820</b> | V<br>Min | | | | | 0.010 | 0.080<br><b>0.130</b> | 0.130<br><b>0.180</b> | V<br>Max | | | | $V^{+} = 15V$<br>$R_{L} = 100 \text{ k}\Omega \text{ to } V^{+}/2$ | 14.970 | 14.920<br><b>14.880</b> | 14.880<br><b>14.820</b> | V<br>Min | | | | | 0.007 | 0.030<br><b>0.050</b> | 0.060<br><b>0.090</b> | V<br>Max | | | | $V^{+} = 15V$<br>$R_{L} = 25 k\Omega \text{ to } V^{+}/2$ | 14.950 | 14.900<br><b>14.850</b> | 14.850<br><b>14.800</b> | V<br>Min | | | | | 0.022 | 0.100<br><b>0.150</b> | 0.150<br><b>0.200</b> | V<br>Max | | 00 | Output Current<br>V+ = 5V | Sourcing, V <sub>O</sub> = 0V | 22 | 16<br><b>10</b> | 13<br><b>8</b> | mA<br>Min | | | | Sinking, V <sub>O</sub> = 5V | 21 | 16<br><b>8</b> | 13<br><b>8</b> | mA<br>Min | | I <sub>SC</sub> | Output Current<br>V <sup>+</sup> = 15V | Sourcing, V <sub>O</sub> = 0V | 40 | 15<br><b>10</b> | 15<br><b>10</b> | mA<br>Min | | | | Sinking, V <sub>O</sub> = 13V<br>(Note 12) | 39 | 24<br><b>8</b> | 21<br><b>8</b> | mA<br>Min | | I <sub>S</sub> | Supply Current | Both Amplifiers<br>V <sub>O</sub> = 1.5V | 20 | 34<br><b>39</b> | 45<br><b>50</b> | μA<br>Max | | | | Both Amplifiers<br>V <sup>+</sup> = 15V | 26 | 44<br><b>5 1</b> | 56<br><b>65</b> | μA<br>Max | #### **AC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_A = T_J = 25^{\circ}\text{C}$ . **Boldface** limits apply at the temperature extremes. $V^+ = 5V, \, V^- = 0V, \, V_{\text{CM}} = 1.5V, \, V_0 = V^+/2$ and $R_L > 1M$ unless otherwise specified. | | | | Тур | LMC6042AI | LMC6042I | Units | |----------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|-----------------------|-------------| | Symbol | Parameter | Conditions | (Note 5) | Limit<br>(Note 6) | Limit<br>(Note 6) | (Limit) | | SR | Slew Rate | (Note 8) | 0.02 | 0.015<br><b>0.010</b> | 0.010<br><b>0.007</b> | V/μs<br>Min | | GBW | Gain-Bandwidth Product | | 100 | | | kHz | | $\phi_{m}$ | Phase Margin | | 60 | | | Deg | | | Amp-to-Amp Isolation | (Note 9) | 115 | | | dB | | e <sub>n</sub> | Input-Referred<br>Voltage Noise | f = 1 kHz | 83 | | | nV∕v∕ Hz | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | 0.0002 | | | pA/√ Hz | | T.H.D. | Total Harmonic Distortion | $ \begin{split} &\text{f} = 1 \text{ kHz, A}_{\text{V}} = -5 \\ &\text{R}_{\text{L}} = 100 \text{ k}\Omega, \text{V}_{\text{O}} = 2 \text{ V}_{\text{PP}} \\ &\pm 5 \text{V Supply} \end{split} $ | 0.01 | | | % | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Conditions indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Note 2: Applies to both single-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 110°C. Output currents in excess of $\pm 30$ mA over long term may adversely affect reliability. Note 3: The maximum power dissipation is a function of $T_{J(Max)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(Max)} - T_A)/\theta_{JA}$ . Note 4: Human body model, 1.5 k $\Omega$ in series with 100 pF. Note 5: Typical values represent the most likely parametric norm. Note 6: All limits are guaranteed at room temperature (standard type face) or at operating temperature extremes (bold face type). Note 7: $V^+ = 15V$ , $V_{CM} = 7.5V$ and $R_L$ connected to 7.5V. For Sourcing tests, $7.5V \le V_O \le 11.5V$ . For Sinking tests, $2.5V \le V_O \le 7.5V$ . Note 8: V+ = 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of the positive and negative slew rates. Note 9: Input referred V $^+$ = 15V and R $_L$ = 100 k $\Omega$ connected to V $^+$ /2. Each amp excited in turn with 100 Hz to produce V $_O$ = 12 V $_{PP}$ . Note 10: For operating at elevated temperatures the device must be derated based on the thermal resistance $\theta_{JA}$ with $P_D = (T_J - T_A)/\theta_{JA}$ . Note 11: All numbers apply for packages soldered directly into a PC board. Note 12: Do not connect output to $V^+$ when $V^+$ is greater than 13V or reliability may be adversely affected. #### **Typical Performance Characteristics** $V_S = \pm 7.5V$ , $T_A = 25$ °C unless otherwise specified (Continued) TL/H/11137-4 #### **Applications Hints** #### **AMPLIFIER TOPOLOGY** The LMC6042 incorporates a novel op-amp design topology that enables it to maintain rail-to-rail output swing even when driving a large load. Instead of relying on a push-pull unity gain output buffer stage, the output stage is taken directly from the internal integrator, which provides both low output impedance and large gain. Special feed-forward compensation design techniques are incorporated to maintain stability over a wider range of operating conditions than traditional micropower op-amps. These features make the LMC6042 both easier to design with, and provide higher speed than products typically found in this ultra-low power class. #### COMPENSATING FOR INPUT CAPACITANCE It is quite common to use large values of feedback resistance with amplifiers with ultra-low input curent, like the LMC6042. Although the LMC6042 is highly stable over a wide range of operating conditions, certain precautions must be met to achieve the desired pulse response when a large feedback resistor is used. Large feedback resistors and even small values of input capacitance, due to transducers, photodiodes, and circuit board parasitics, reduce phase margins. When high input impedances are demanded, guarding of the LMC6042 is suggested. Guarding input lines will not only reduce leakage, but lowers stray input capacitance as well. (See Printed-Circuit-Board Layout for High Impedance Work). FIGURE 1. Cancelling the Effect of Input Capacitance The effect of input capacitance can be compensated for by adding a capacitor. Place a capacitor, $C_{\rm f}$ , around the feedback resistor (as in *Figure 1*) such that: $$\frac{1}{2\pi R1} \frac{1}{C_{IN}} \geq \frac{1}{2\pi R2} \frac{1}{C_f}$$ or $$R1 \ C_{IN} \leq R2 \ C_f$$ Since it is often difficult to know the exact value of $C_{IN}$ , $C_{f}$ can be experimentally adjusted so that the desired pulse response is achieved. Refer to the LMC660 and the LMC662 for a more detailed discussion on compensating for input capacitance. #### **CAPACITIVE LOAD TOLERANCE** Direct capacitive loading will reduce the phase margin of many op-amps. A pole in the feedback loop is created by the combination of the op-amp's output impedance and the capacitive load. This pole induces phase lag at the unity-gain crossover frequency of the amplifier resulting in either an oscillatory or underdamped pulse response. With a few external components, op amps can easily indirectly drive capacitive loads, as shown in Figure 2a. TL/H/11137-6 FIGURE 2a. LMC6042 Noninverting Gain of 10 Amplifier, Compensated to Handle Capacitive Loads #### **Applications Hints** (Continued) In the circuit of *Figure 2a*, R1 and C1 serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifier's inverting input, thereby preserving phase margin in the overall feedback loop. Capacitive load driving capability is enhanced by using a pull up resistor to V $^+$ (Figure 2b). Typically a pull up resistor conducting 10 $\mu\text{A}$ or more will significantly improve capacitive load responses. The value of the pull up resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see Electrical Characteristics). FIGURE 2b. Compensating for Large Capacitive Loads with a Pull Up Resistor ## PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LMC6042, typically less than 2 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6042's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals etc. connected to the op-amp's inputs, as in Figure 3. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of $10^{12}\Omega,$ which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of the input. This would cause a 100 times degradation from the LMC6042's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of $10^{11}\Omega$ would cause only 0.05 pA of leakage current. See Figures 4a, 4b, 4c for typical connections of guard rings for standard op-amp configurations. FIGURE 3. Example of Guard Ring in P.C. Board Layout #### (a) Inverting Amplifier #### (b) Non-Inverting Amplifier FIGURE 4. Typical Connections of Guard Rings #### **Application Hints** (Continued) The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 5. (Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.) FIGURE 5. Air Wiring # Typical Single-Supply Applications $(V^+ = 5.0 V_{DC})$ The extremely high input impedance, and low power consumption, of the LMC6042 make it ideal for applications that require battery-powered instrumentation amplifiers. Examples of these types of applications are hand-held pH probes, analytic medical instruments, magnetic field detectors, gas detectors, and silicon based pressure transducers. The circuit in Figure 6 is recommended for applications where the common-mode input range is relatively low and the differential gain will be in the range of 10 to 1000. This two op-amp instrumentation amplifier features an independent adjustment of the gain and common-mode rejection trim, and a total quiescent supply current of less than 20 $\mu A$ . To maintain ultra-high input impedance, it is advisable to use ground rings and consider PC board layout an important part of the overall system design (see Printed-Circuit-Board Layout for High Impedance Work). Referring to Figure 6, the input voltages are represented as a common-mode input $V_{CM}$ plus a differential input $V_{D}$ . Rejection of the common-mode component of the input is accomplished by making the ratio of R1/R2 equal to R3/R4. So that where, $$\begin{split} \frac{R3}{R4} &= \frac{R2}{R1} \\ V_{OUT} &= \frac{R4}{R3} \left( 1 + \frac{R3}{R4} + \frac{R2 + R3}{R0} \right) V_D \end{split}$$ A suggested design guideline is to minimize the difference of value between R1 through R4. This will often result in improved resistor tempco, amplifier gain, and CMRR over temperature. If RN = R1 = R2 = R3 = R4 then the gain equation can be simplified: $$V_{OUT} = 2\left(1 + \frac{RN}{R0}\right)V_D$$ Due to the "zero-in, zero-out" performance of the LMC6042, and output swing rail-rail, the dynamic range is only limited to the input common-mode range of 0V to $V_S - 2.3V$ , worst case at room temperature. This feature of the LMC6042 makes it an ideal choice for low-power instrumentation systems. A complete instrumentation amplifier designed for a gain of 100 is shown in *Figure 7*. Provisions have been made for low sensitivity trimming of CMRR and gain. FIGURE 6. Two Op-Amp Instrumentation Amplifier 8-Pin Small Outline Package Order Number LMC6042AIM or LMC6042IM NS Package Number M08A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Livry-Gargan-Str. 10 D-82256 Fürstenfeldbruck Germany Tel: (81-41) 35-0 Telex: 527649 Fax: (81-41) 35-1 National Semiconductor Japan Ltd. Sumitomo Chemical Engineering Center Bldg. 7F 1-7-1, Nakase, Mihama-Ku Chiba-City, Ciba Prefecture 261 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductores Do Brazil Ltda. Rue Deputado Lacorda Franco 120-3A Sao Paulo-SP Brazil 05418-000 Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181 National Semiconductor (Australia) Pty, Ltd. Building 16 Business Park Drive Monash Business Park Nottinghill, Melbourne Victoria 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998