# LM3045/LM3046/LM3086 Transistor Arrays ## **General Description** The LM3045, LM3046 and LM3086 each consist of five general purpose silicon NPN transistors on a common monolithic substrate. Two of the transistors are internally connected to form a differentially-connected pair. The transistors are well suited to a wide variety of applications in low power system in the DC through VHF range. They may be used as discrete transistors in conventional circuits however, in addition, they provide the very significant inherent integrated circuit advantages of close electrical and thermal matching. The LM3045 is supplied in a 14-lead cavity dualin-line package rated for operation over the full military temperature range. The LM3046 and LM3086 are electrically identical to the LM3045 but are supplied in a 14-lead molded dual-in-line package for applications requiring only a limited temperature range. ### **Features** - Two matched pairs of transistors $V_{BE}$ matched $\pm 5$ mV Input offset current 2 $\mu$ A max at I<sub>C</sub> = 1 mA - Five general purpose monolithic transistors - Operation from DC to 120 MHz - Wide operating current range - Low noise figure 3.2 dB typ at 1 kHz - Full military temperature range (LM3045) -55°C to +125°C ## **Applications** - General use in all types of signal processing systems operating anywhere in the frequency range from DC to VHF - Custom designed differential amplifiers - Temperature compensated amplifiers ## **Schematic and Connection Diagram** ## **Dual-In-Line and Small Outline Packages** TL/H/7950-1 Top View Order Number LM3045J, LM3046M, LM3046N or LM3086N See NS Package Number J14A, M14A or N14A # Absolute Maximum Ratings $(T_A = 25^{\circ}C)$ If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. | ,, ,, , | LM3045 | | LM3046/ | | | |-----------------------------------------------------------|-----------------|---------|------------|---------|-------| | | Each | Total | Each | Total | Units | | 5 5 | Transistor | Package | Transistor | Package | | | Power Dissipation: | | | | | | | $T_A = 25^{\circ}C$ | 300 | 750 | 300 | 750 | mW | | $T_A = 25^{\circ}C \text{ to } 55^{\circ}C$ | | | 300 | 750 | mW | | T <sub>A</sub> > 55°C | | | Derate a | at 6.67 | mW/°C | | $T_A = 25^{\circ}C$ to $75^{\circ}C$ | 300 | 750 | | | mW | | T <sub>A</sub> > 75°C | Derate | e at 8 | | | mW/°C | | Collector to Emitter Voltage, V <sub>CEO</sub> | 15 | | 15 | | V | | Collector to Base Voltage, V <sub>CBO</sub> | 20 | | 20 | | V | | Collector to Substrate Voltage, V <sub>CIO</sub> (Note 1) | 20 | | 20 | | V | | Emitter to Base Voltage, V <sub>EBO</sub> | 5 | | 5 | | V | | Collector Current, I <sub>C</sub> | 50 | | 50 | | mA | | Operating Temperature Range | -55°C to +125°C | | -40°C to | | | | Storage Temperature Range | −65°C to | +150°C | −65°C to | +85°C | | | Soldering Information | | | | | | | Dual-In-Line Package Soldering (10 Sec.) | 260°C | | 260°C | | | | Small Outline Package | | | | | | | Vapor Phase (60 Seconds) | | | 215°C | | | | Infrared (15 Seconds) | | | 220°C | | | Infrared (15 Seconds) See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount # **Electrical Characteristics** ( $T_A = 25^{\circ}C$ unless otherwise specified) | | | Limits | | | Limits | | | Units | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|--------|-------|-----|------------| | Parameter | Conditions | LM3045, LM3046 | | | LM3086 | | | | | | | Min | Тур | Max | Min | Тур | Max | | | Collector to Base Breakdown Voltage (V <sub>(BR)CBO</sub> ) | $I_C = 10 \mu A, I_E = 0$ | 20 | 60 | | 20 | 60 | | V | | Collector to Emitter Breakdown Voltage (V <sub>(BR)CEO)</sub> | $I_C = 1 \text{ mA}, I_B = 0$ | 15 | 24 | | 15 | 24 | | V | | Collector to Substrate Breakdown<br>Voltage (V <sub>(BR)CIO</sub> ) | $I_{C} = 10 \mu A, I_{CI} = 0$ | 20 | 60 | | 20 | 60 | | V | | Emitter to Base Breakdown Voltage (V <sub>(BR)EBO</sub> ) | $I_{E}$ 10 $\mu$ A, $I_{C}$ = 0 | 5 | 7 | | 5 | 7 | | V | | Collector Cutoff Current (I <sub>CBO</sub> ) | $V_{CB} = 10V, I_{E} = 0$ | | 0.002 | 40 | | 0.002 | 100 | nA | | Collector Cutoff Current (I <sub>CEO</sub> ) | $V_{CE} = 10V, I_{B} = 0$ | | | 0.5 | | | 5 | μΑ | | Static Forward Current Transfer | $\label{eq:VCE} V_{CE} = 3V \\ \begin{cases} I_{C} = 10 \text{ mA} \\ I_{C} = 1 \text{ mA} \\ I_{C} = 10 \mu\text{A} \end{cases}$ | | 100 | | | 100 | | | | Ratio (Static Beta) (h <sub>FE</sub> ) | $\left\{ \begin{array}{l} I_{C} = 1 \text{ mA} \end{array} \right.$ | 40 | 100 | | 40 | 100 | | | | | $l_{C} = 10 \mu\text{A}$ | | 54 | | | 54 | | | | Input Offset Current for Matched Pair $Q_1$ and $Q_2 I_{O1} - I_{IO2} $ | $V_{CE} = 3V, I_{C} = 1 \text{ mA}$ | | 0.3 | 2 | | | | μΑ | | Base to Emitter Voltage (V <sub>BE</sub> ) | $V_{CE} = 3V$ $\int I_{E} = 1 \text{ mA}$ | | 0.715 | | | 0.715 | | V | | | $V_{CE} = 3V$ $\begin{cases} I_E = 1 \text{ mA} \\ I_E = 10 \text{ mA} \end{cases}$ | | 0.800 | | | 0.800 | | ] <b>'</b> | | Magnitude of Input Offset Voltage for Differential Pair V <sub>BE1</sub> - V <sub>BE2</sub> | $V_{CE} = 3V, I_{C} = 1 \text{ mA}$ | | 0.45 | 5 | | | | mV | | Magnitude of Input Offset Voltage for Isolated Transistors V <sub>BE3</sub> - V <sub>BE4</sub> , V <sub>BE4</sub> - V <sub>BE5</sub> , V <sub>BE5</sub> - V <sub>BE3</sub> | $V_{CE} = 3V$ , $I_C = 1$ mA | | 0.45 | 5 | | | | mV | | Temperature Coefficient of Base to Emitter Voltage $\left(\frac{\Delta V_{BE}}{\Delta T}\right)$ | $V_{CE} = 3V$ , $I_{C} = 1$ mA | | -1.9 | | | -1.9 | | mV/°C | | Collector to Emitter Saturation Voltage (V <sub>CE(SAT)</sub> ) | $I_B = 1 \text{ mA}, I_C = 10 \text{ mA}$ | | 0.23 | | | 0.23 | | V | | Temperature Coefficient of Input Offset Voltage $\begin{pmatrix} \Delta V_{10} \\ \Delta T \end{pmatrix}$ | $V_{CE} = 3V$ , $I_{C} = 1$ mA | | 1.1 | | | | | μV/°C | Note 1: The collector of each transistor of the LM3045, LM3046, and LM3086 is isolated from the substrate by an integral diode. The substrate (terminal 13) must be connected to the most negative point in the external circuit to maintain isolation between transistors and to provide for normal transistor action. | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------------------------|-------------------------------------------------------------------------------------------|------|----------------------------------|-----|-------| | Low Frequency Noise Figure (NF) | $f = 1 \text{ kHz}, V_{CE} = 3V,$<br>$I_{C} = 100 \mu\text{A}, R_{S} = 1 \text{ k}\Omega$ | | 3.25 | | dB | | LOW FREQUENCY, SMALL SIGNAL EQUIVALEN | IT CIRCUIT CHARACTERIS | TICS | | | | | Forward Current Transfer Ratio (h <sub>fe</sub> ) | $ f = 1 \text{ kHz}, V_{CE} = 3V, $ $I_{C} = 1 \text{ mA} $ | | 110 (LM3045, LM3046)<br>(LM3086) | | | | Short Circuit Input Impednace (hie) | | | 3.5 | | kΩ | | Open Circuit Output Impedance (hoe) | | | 15.6 | | μmho | | Open Circuit Reverse Voltage Transfer Ratio (hre) | | | 1.8 x 10 <sup>-4</sup> | | | | ADMITTANCE CHARACTERISTICS | | | | | | | Forward Transfer Admittance (Yfe) | $f = 1 \text{ MHz}, V_{CE} = 3V,$ | | 31 — j 1.5 | | | | Input Admittance (Yie) | $I_C = 1 \text{ mA}$ | | 0.3 + J 0.04 | | | | Output Admittance (Yoe) | | | 0.001+j 0.03 | | | | Reverse Transfer Admittance (Yre) | | | See Curve | | | | Gain Bandwidth Product (f <sub>T</sub> ) | $V_{CE} = 3V$ , $I_{C} = 3$ mA | 300 | 550 | | | | Emitter to Base Capacitance (C <sub>EB</sub> ) | $V_{EB} = 3V$ , $I_E = 0$ | | 0.6 | | pF | | Collector to Base Capacitance (C <sub>CB</sub> ) | $V_{CB} = 3V, I_C = 0$ | | 0.58 | | pF | | Collector to Substrate Capacitance (C <sub>Cl</sub> ) | $V_{CS} = 3V, I_{C} = 0$ | | 2.8 | | pF | ## **Typical Performance Characteristics** **Typical Static Forward** TL/H/7950-2 TL/H/7950-3 # **Typical Performance Characteristics** (Continued) TL/H/7950-7 # Physical Dimensions inches (millimeters) Ceramic Dual-In-Line Package (J) Order Number LM3045J NS Package Number J14A # Physical Dimensions inches (millimeters) (Continued) #### Molded Small Outline Package (M) Order Number LM3046M NS Package Number M14A Molded Dual-In-Line Package (N) Order Number LM3046N or LM3086N NS Package Number N14A ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408