# DS55451/2/3/4, DS75451/2/3/4 Series **Dual Peripheral Drivers** ## **General Description** The DS7545X series of dual peripheral drivers is a family of versatile devices designed for use in systems that use TTL logic. Typical applications include high speed logic buffers, power drivers, relay drivers, lamp drivers, MOS drivers, bus drivers and memory drivers. The DS55451/DS75451, DS55452/DS75452, DS55453/ DS75453 and DS55454/DS75454 are dual peripheral AND, NAND, OR and NOR drivers, respectively, (positive logic) with the output of the logic gates internally connected to the bases of the NPN output transistors. #### **Features** - 300 mA output current capability - High voltage outputs - No output latch-up at 20V - High speed switching - Choice of logic function - TTL compatible diode-clamped inputs - Standard supply voltages - Replaces TI "A" and "B" series #### Connection Diagrams (Dual-In-Line and Metal Can Packages) TL/F/5824-3 **Top View** DS75452M or DS75452N **Top View** Order Number DS55452J-8, Order Number DS55453J-8, DS75453M or DS75453N **Top View** Order Number DS55454J-8, DS75454M or DS75454N #### See NS Package Numbers J08A, M08A\* or N08E \*See Note 5 and Appendix E regarding S.O. package power dissipation constraints. **Top View** TI /F/5824-7 **Top View** **Top View** Order Number DS55452H Order Number DS55451H Order Number DS55453H See NS Package Number H08C ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Supply Voltage, (V <sub>CC</sub> ) (Note 2) | 7.0V | |---------------------------------------------|------| | Input Voltage | 5.5V | | Inter-Emitter Voltage (Note 3) | 5.5V | | Output Voltage (Note 4) | | | DS55451/DS75451, DS55452/DS75452, | 30V | | DS55453/DS75453, DS55454/DS75454 | | Output Current (Note 5) DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454 DS75451/2/3/4 Maximum Power (Note 5) Dissipation<sup>†</sup> at 25°C Cavity Package 1090 mW Molded DIP Package 957 mW TO-5 Package 760 mW SO Package 632 mW Storage Temperature Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Lead Temperature (Soldering, 4 sec.) $260^{\circ}\text{C}$ ## **Operating Conditions** | | Min | Max | Units | |------------------------------------|------|-------|-------| | Supply Voltage, (V <sub>CC</sub> ) | | | | | DS5545X | 4.5 | 5.5 | V | | DS7545X | 4.75 | 5.25 | V | | Temperature, (T <sub>A</sub> ) | | | | | DS5545X | -55 | + 125 | °C | | DS7545X | 0 | +70 | °C | † Derate cavity package 7.3 mW/°C above 25°C; derate molded package 7.7 mW/°C above 25°C; derate TO-5 package 5.1 mW/°C above 25°C; derate SO package 7.56 mW/°C above 25°C. ### **Electrical Characteristics** DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454 (Notes 6 and 7) 300 mA | Symbol | Parameter | Conditions | | | Min | Тур | Max | Units | | |------------------|----------------------------------------|----------------------------------------------------------|------------------------------|--------------------------|------------------|-----|------|-------|----| | V <sub>IH</sub> | High-Level Input Voltage | (Figure 7) | | | 2 | | | ٧ | | | V <sub>IL</sub> | Low-Level Input Voltage | | | | | | 0.8 | V | | | VI | Input Clamp Voltage | V <sub>CC</sub> = Min, I | <sub>I</sub> = −12 mA | | | | | -1.5 | V | | V <sub>OL</sub> | Low-Level Output Voltage | | $V_{IL} = 0.8V$ | I <sub>OL</sub> = 100 mA | DS55451, DS55453 | | 0.25 | 0.5 | V | | | | (Figure 7) | | I <sub>OL</sub> = 300 mA | DS75451, DS75453 | | 0.25 | 0.4 | V | | | | | | | DS55451, DS55453 | | 0.5 | 0.8 | V | | | | | | | DS75451, DS75453 | | 0.5 | 0.7 | V | | | | | V <sub>IH</sub> = 2V | V <sub>IH</sub> = 2V | DS55452, DS55454 | | 0.25 | 0.5 | V | | | | | | | DS75452, DS75454 | | 0.25 | 0.4 | ٧ | | | | | | I <sub>OL</sub> = 300 mA | DS55452, DS55454 | | 0.5 | 0.8 | ٧ | | | | | | | DS75452, DS75454 | | 0.5 | 0.7 | ٧ | | I <sub>OH</sub> | High-Level Output Current | V <sub>CC</sub> = Min,<br>(Figure 7) | V <sub>OH</sub> = 30V | V V <sub>IH</sub> = 2V | DS55451, DS55453 | | | 300 | μΑ | | | | | | | DS75451, DS75453 | | | 100 | μΑ | | | | | | $V_{IL} = 0.8V$ | DS55452, DS55454 | | | 300 | μΑ | | | | DS75452, DS75454 | | | | | 100 | μΑ | | | l <sub>l</sub> | Input Current at Maximum Input Voltage | V <sub>CC</sub> = Max, V <sub>1</sub> = 5.5V, (Figure 9) | | | | | 1 | mA | | | I <sub>IH</sub> | High-Level Input Current | V <sub>CC</sub> = Max, | $V_{l} = 2.4V, (Fi)$ | gure 9) | | | | 40 | μΑ | | I <sub>IL</sub> | Low-Level Input Current | V <sub>CC</sub> = Max, | $V_{l} = 0.4V, (Fi)$ | gure 8) | | | -1 | -1.6 | mA | | I <sub>CCH</sub> | Supply Current, Outputs High | V <sub>CC</sub> = Max, | $V_I = 5V$ | | DS55451/DS75451 | | 7 | 11 | mA | | | | (Figure 10) | $V_I = 0V$ | | DS55452/DS75452 | | 11 | 14 | mA | | | | | $V_{I} = 5V$ DS55453/DS75453 | | | 8 | 11 | mA | | | | | | $V_{I} = 0V$ DS55454/DS75454 | | | 13 | 17 | mA | | | I <sub>CCL</sub> | Supply Current, Outputs Low | V <sub>CC</sub> = Max,<br>(Figure 10) | $V_I = 0V$ | | DS55451/DS75451 | | 52 | 65 | mA | | | | | $V_I = 5V$ | | DS55452/DS75452 | | 56 | 71 | mA | | | | | $V_I = 0V$ | | DS55453/DS75453 | | 54 | 68 | mA | | | | | $V_I = 5V$ | | DS55454/DS75454 | | 61 | 79 | mA | ## **Switching Characteristics** DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454 ( $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ ) | Symbol | Parameter | Conditio | ons | Min | Тур | Max | Units | |------------------|----------------------------------------------|------------------------------------------------------------------------------------|-----------------|----------------------|-----|-----|-------| | t <sub>PLH</sub> | Propagation Delay Time, Low-to-High | | DS55451/DS75451 | | 18 | 25 | ns | | | Level Output | $I_{O} \approx 200 \text{ mA}, (Figure 14)$ | DS55452/DS75452 | | 26 | 35 | ns | | | | | DS55453/DS75453 | | 18 | 25 | ns | | | | | DS55454/DS75454 | | 27 | 35 | ns | | t <sub>PHL</sub> | Propagation Delay Time, High-to-Low | | DS55451/DS75451 | | 18 | 25 | ns | | | Level Output | $I_0 \approx 200 \text{ mA}, (Figure 14)$ | DS55452/DS75452 | | 24 | 35 | ns | | | | | DS55453/DS75453 | | 16 | 25 | ns | | | | | DS55454/DS75454 | | 24 | 35 | ns | | t <sub>TLH</sub> | Transition Time, Low-to-High Level<br>Output | $C_L = 15 \mathrm{pF}, R_L = 50 \Omega, I_O \approx 200 \mathrm{mA},$ (Figure 14) | | | 5 | 8 | ns | | t <sub>THL</sub> | Transition Time, High-to-Low Level Output | $C_L=$ 15 pF, $R_L=$ 50 $\Omega$ , $I_O\approx$ 200 mA, (Figure 14) | | | 7 | 12 | ns | | V <sub>OH</sub> | High-Level Output Voltage after Switching | $V_S = 20V$ , $I_O \approx 300$ mA, (Figure 15) | | V <sub>S</sub> - 6.5 | | | mV | **Note 1:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation Note 2: Voltage values are with respect to network ground terminal unless otherwise specified. Note 3: The voltage between two emitters of a multiple-emitter transistor. Note 4: The maximum voltage which should be applied to any output when it is in the "OFF" state. Note 5: Both halves of these dual circuits may conduct rated current simultaneously; however, power dissipation averaged over a short time interval must fall within the continuous dissipation rating. Note 6: Unless otherwise specified min/max limits apply across the $-55^{\circ}$ C to $+125^{\circ}$ C temperature range for the DS55450 series and across the $0^{\circ}$ C to $+70^{\circ}$ C range for the DS7545X series. All typicals are given for $V_{CC} = +5V$ and $T_{A} = 25^{\circ}$ C. Note 7: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. ## **Truth Tables** (H = high level, L = low level) ## DS55451/DS75451 | Α | В | Υ | |---|---|---------------| | L | L | L (ON State) | | L | Н | L (ON State) | | Н | L | L (ON State) | | Н | Н | H (OFF State) | #### DS55452/DS75452 | Α | В | Υ | | | |---|---|---------------|--|--| | L | L | H (OFF State) | | | | L | Н | H (OFF State) | | | | Н | L | H (OFF State) | | | | Н | Н | L (ON State) | | | ## DS55453/DS75453 | Α | В | Υ | |---|---|---------------| | L | L | L (ON State) | | L | Н | H (OFF State) | | Н | L | H (OFF State) | | Н | Н | H (OFF State) | #### DS55454/DS75454 | Α | В | Υ | | |-----|---|---------------|--| | L L | | H (OFF State) | | | L | Н | L (ON State) | | | Н | L | L (ON State) | | | Н | Н | L (ON State) | | # **Schematic Diagrams** ## DS55451/DS75451 Resistor values shown are nominal. ### DS55453/DS75453 Resistor values shown are nominal. ### DS55452/DS75452 Resistor values shown are nominal. #### DS55454/DS75454 Resistor values shown are nominal. ## **DC Test Circuits** TL/F/5824-15 Both inputs are tested simultaneously. FIGURE 1. V<sub>IH</sub>, V<sub>OL</sub> TL/F/5824-18 Each input is tested separately. FIGURE 4. I<sub>I</sub>, I<sub>IH</sub> TL/F/5824-16 FIGURE 2. V<sub>IL</sub>, V<sub>OH</sub> TL/F/5824-19 Each input is tested separately. FIGURE 5. IOS Each input is tested separately. FIGURE 3. $V_l$ , $I_{lL}$ TL/F/5824-20 Both gates are tested simultaneously. FIGURE 6. I<sub>CCH</sub>, I<sub>CCL</sub> | | Input | Other | Output | | | | |---------|-----------------|-----------------|-----------------|-----------------|--|--| | Circuit | Under<br>Test | Input | Apply | Measure | | | | DS55451 | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>OH</sub> | Іон | | | | | V <sub>IL</sub> | V <sub>CC</sub> | l <sub>OL</sub> | V <sub>OL</sub> | | | | DS55452 | V <sub>IH</sub> | V <sub>IH</sub> | l <sub>OL</sub> | V <sub>OL</sub> | | | | | $V_{IL}$ | V <sub>CC</sub> | V <sub>OH</sub> | I <sub>OH</sub> | | | | DS55453 | V <sub>IH</sub> | Gnd | V <sub>OH</sub> | I <sub>OH</sub> | | | | | $V_{IL}$ | V <sub>IL</sub> | l <sub>OL</sub> | V <sub>OH</sub> | | | | DS55454 | V <sub>IH</sub> | Gnd | l <sub>OL</sub> | V <sub>OL</sub> | | | | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>OH</sub> | I <sub>OH</sub> | | | FIGURE 7. $V_{IH}$ , $V_{IL}$ , $I_{OH}$ , $V_{OL}$ Note A: Each input is tested separately. Note B: When testing DS55453/DS75453, DS55454/DS75454, input not under test is grounded. For all other circuits it is at 4.5V. TL/F/5824-22 CIRCUIT Under Test O OPEN TL/F/5824-23 Each input is tested separately. FIGURE 9. I<sub>I</sub>, I<sub>IH</sub> FIGURE 8. V<sub>I</sub>, V<sub>IL</sub> FIGURE 10. I<sub>CCH</sub>, I<sub>CCL</sub> for AND, NAND Circuits TL/F/5824-25 Both gates are tested simultaneously. TL/F/5824-FIGURE 11. I<sub>CCH</sub>, I<sub>CCL</sub> for OR, NOR Circuits ## **AC Test Circuits and Switching Time Waveforms** Note 1: The pulse generator has the following characteristics: PRR = 1 MHz, $Z_{OUT} \approx 50\Omega$ . Note 2: C<sub>L</sub> includes probe and jig capacitance. FIGURE 12. Propagation Delay Times, Each Gate Note 1: The pulse generator has the following characteristics: duty cycle $\leq$ 1%, $Z_{OUT}$ $\approx$ $50\Omega.$ Note 2: C<sub>L</sub> includes probe and jig capacitance. FIGURE 13. Switching Times, Each Transistor # AC Test Circuits and Switching Time Waveforms (Continued) TL/F/5824-30 Note 1: The pulse generator has the following characteristics: PRR = 1.0 MHz, $Z_{OUT} \approx 50\Omega$ . TL/F/5824-31 Note 2: $C_L$ includes probe and jig capacitance. FIGURE 14. Switching Times of Complete Drivers Note 1: The pulse generator has the following characteristics: PRR = 12.5 kHz, $Z_{OUT} \approx 50\Omega$ . Note 2: C<sub>L</sub> includes probe and jig capacitance. FIGURE 15. Latch-UP Test of Complete Drivers # **Typical Performance Characteristics** TL/F/5824-37 TL/F/5824-33 FIGURE 16. Transistor Collector-Emitter Saturation Voltage vs Collector Current # **Typical Applications** \*Optional keep-alive resistors maintain off-state lamp current at $\approx$ 10% to reduce surge current. FIGURE 17. Dual Lamp or Relay Driver FIGURE 18. Complementary Driver # Typical Applications (Continued) \*If inputs are unused, they should be connected to $\pm 5\mathrm{V}$ through a 1k resistor. Low output occurs only when inputs are low simultaneously. FIGURE 22. In-Phase Detector FIGURE 23. Multifunction Logic-Signal Comparator TL/F/5824-53 TL/F/5824-51 FIGURE 24. Alarm Detector TL/F/5824-54 ## Physical Dimensions inches (millimeters) (Continued) SO Package (M) Order Number DS75451M, DS75452M, DS75453M or DS75454M NS Package Number M08A Molded Dual-In-Line Package (N) Order Number DS75451N, DS75452N, DS75453N, DS75454N NS Package Number N08E #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 78 35 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408