# DP8406 (54F/74F632) 32-Bit Parallel Error Detection and Correction Circuit #### **General Description** The DP8406 device is a 32-bit parallel error detection and correction circuit (EDAC) in a 52-pin or 68-pin package. The EDAC uses a modified Hamming code to generate a 7-bit check word from a 32-bit data word. This check word is stored along with the data word during the memory write cycle. During the memory read cycle, the 39-bit words from memory are processed by the EDAC to determine if errors have occurred in memory. Single-bit errors in the 32-bit data word are flagged and corrected. Single-bit errors in the 7-bit check word are flagged, and the CPU sends the EDAC through the correction cycle even though the 32-bit data word is not in error. The correction cycle will simply pass along the original 32-bit data word in this case and produce error syndrome bits to pinpoint the error-generating location. Dual-bit errors are flagged but not corrected. These errors may occur in any two bits of the 39-bit word from memory (two errors in the 32-bit data word, two errors in the 7-bit check word, or one error in each word). The gross-error condition of all LOWs or all HIGHs from memory will be detected. Otherwise, errors in three or more bits of the 39-bit word are beyond the capabilities of these devices to detect. Read-modify-write (byte-control) operations can be performed by using output latch enable, $\overline{\text{LEDBO}}$ , and the individual $\overline{\text{OEB}}_0$ through $\overline{\text{OEB}}_3$ byte control pins. Diagnostics are performed on the EDACs by controls and internal paths that allow the user to read the contents of the Data Bit and Check Bit input latches. These will determine if the failure occurred in memory or in the EDAC. #### **Features** - Detects and corrects single-bit errors - Detects and flags dual-bit errors - Built-in diagnostic capability - Fast write and read cycle processing times - Byte-write capability - Guaranteed 4000V minimum ESD protection - Fully pin and function compatible with TI's SN74ALS632A thru SN74ALS635 series ### **Simplified Functional Block** TL/F/9579-9 | Device | Package | Byte-Write | Output | |--------|---------|------------|------------| | DP8406 | 52-Pin | yes | TRI-STATE® | | DP8406 | 68-Pin | yes | TRI-STATE® | FAST® and TRI-STATE® are registered trademarks of National Semiconductor Corporation. #### **Logic Symbol** TL/F/9579-1 #### **Unit Loading/Fan Out** | | | | 54F/74F | |---------------------------------------|------------------------------|------------------|-----------------------------------------------------------------------------------| | Pin Names | Description | U.L.<br>HIGH/LOW | Input I <sub>IH</sub> /I <sub>IL</sub><br>Output I <sub>OH</sub> /I <sub>OL</sub> | | CB <sub>0</sub> -CB <sub>6</sub> | Check Word Bit, Input | 3.5/1.083 | 70 μΑ/-650 μΑ | | | or TRI-STATE® Output | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | DB <sub>0</sub> -DB <sub>31</sub> | Data Word Bit, Input | 3.5/1.083 | 70 μΑ/ – 650 μΑ | | | or TRI-STATE Output | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | $\overline{OEB}_0 - \overline{OEB}_3$ | Output Enable Data Bits | 1.0/1.0 | 20 μA/ -0.6 mA | | LEDBO | Output Latch Enable Data Bit | 1.0/1.0 | 20 μA/ - 0.6 mA | | OECB | Output Enable Check Bit | 1.0/1.0 | 20 μA/ - 0.6 mA | | S <sub>0</sub> , S <sub>1</sub> | Select Pins | 1.0/1.0 | 20 μA/ -0.6 mA | | ERR | Single Error Flag | 50/33.3 | −1 mA/20 mA | | MERR | Multiple Error Flag | 50/33.3 | −1 mA/20 mA | #### **Connection Diagrams** Order Number DP8406QV (74F632QC) See NS Package Number V52A #### Pin Assignment for LCC and PCC 68-Pin NC-No internal connection TL/F/9579-8 Order Number DP8406V (74F632VC) See NS Package Number V68A #### Connection Diagram (Continued) #### Pin Assignment for Side Brazed DIP ## **Functional Description** #### MEMORY WRITE CYCLE DETAILS During a memory write cycle, the check bits (CB $_0$ through CB $_0$ ) are generated internally in the EDAC by seven 16-input parity generators using the 32-bit data word as defined in Table II. These seven check bits are stored in memory along with the original 32-bit data word. This 32-bit word will later be used in the memory read cycle for error detection and correction. #### **ERROR DETECTION AND CORRECTION DETAILS** During a memory read cycle, the 7-bit check word is retrieved along with the actual data. In order to be able to determine whether the data from memory is acceptable to use as presented to the bus, the error flags must be tested to determine if they are at the HIGH level. The first case in Table III represents the normal, no-error conditions. The EDAC presents HIGHs on both flags. The next two cases of single-bit errors give a HIGH on $\overline{\text{MERR}}$ and a LOW on $\overline{\text{ERR}}$ , which is the signal for a correctable error, and the EDAC should be sent through the correction cycle. The last three cases of double-bit errors will cause the EDAC to signal LOWs on both $\overline{\text{ERR}}$ and $\overline{\text{MERR}}$ , which is the interrupt indication for the CPU. Error detection is accomplished as the 7-bit check word and the 32-bit data word from memory are applied to internal parity generators/checkers. If the parity of all seven groupings of data and check bits is correct, it is assumed that no error has occurred and both error flags will be HIGH. TL/F/9579-2 Order Number DP8406D (74F632DC) See NS Package Number D52A **TABLE I. Write Control Function** | Memory<br>Cycle | EDAC<br>Function | Control<br>S <sub>1</sub> S <sub>0</sub> | | Data I/O | DB Control<br>OEB <sub>n</sub> | DB Output<br>Latch<br>LEDBO | Check I/O | CB<br>Control<br>OECB | Error<br>ERR | Flags<br>MERR | |-----------------|------------------------|------------------------------------------|---|----------|--------------------------------|-----------------------------|----------------------|-----------------------|--------------|---------------| | Write | Generate<br>Check Word | L | L | Input | Н | Х | Output<br>Check Bit* | L | Н | Н | \*See Table II for details of check bit generation. **TABLE II. Parity Algorithm** | | | , <del>,</del> , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |-----------------|----|------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Check Word | | 32-Bit Data Word | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CB <sub>0</sub> | Х | | Х | Х | | Х | | | | | Х | | Х | Х | Х | | | Х | | | Х | | Х | х | Х | х | | х | | | | х | | CB <sub>1</sub> | | | | Х | | Х | | Х | | Χ | | Χ | | Х | Х | Х | | | | Х | | Х | | Х | | Х | | Х | | Х | Х | Х | | CB <sub>2</sub> | Х | | Х | | | Х | Х | | Х | | | Х | Х | | | Х | Х | | Х | | | Х | Х | | Х | | | х | Х | | | х | | CB <sub>3</sub> | | | Х | Х | Х | | | | Х | Х | Х | | | | Х | Х | | | Х | Х | Х | | | | Х | х | Х | | | | Х | х | | CB <sub>4</sub> | Х | Х | | | | | | | Х | Х | Х | Х | Х | Х | | | Х | Х | | | | | | | Х | х | Х | х | Х | Х | | | | CB <sub>5</sub> | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | | | Х | Х | Х | Х | Х | Х | х | х | | | | | | | | | | CB <sub>6</sub> | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | | | | | | | | | | | Х | Х | Х | Х | Х | Х | Х | Х | The seven check bits are parity bits derived from the matrix of data bits as indicated by X for each bit. #### **TABLE III. Error Function** | Total Numb | er of Errors | Erro | r Flags | Data Correction | | | | | | | | | | |------------------|------------------|------|---------|-----------------|--|--|--|--|--|--|--|--|--| | 32-Bit Data Word | 7-Bit Check Word | ERR | MERR | Buta correction | | | | | | | | | | | 0 | 0 | Н | Н | Not Applicable | | | | | | | | | | | 1 | 0 | L | Н | Correction | | | | | | | | | | | 0 | 1 | L | Н | Correction | | | | | | | | | | | 1 | 1 | L | L | Interrupt | | | | | | | | | | | 2 | 0 | L | L | Interrupt | | | | | | | | | | | 0 | 2 | L | L | Interrupt | | | | | | | | | | H = HIGH Voltage Level L = LOW Voltage Level If the parity of one or more of the check groups is incorrect, an error has occurred and the proper error flag or flags will be set LOW. Any single error in the 32-bit data word will change the state of either three or five bits of the 7-bit check word. Any single error in the 7-bit check word changes the state of only that one bit. In either case, the single error flag ( $\overline{\mathbb{ERR}}$ ) will be set LOW while the dual error flag ( $\overline{\mathbb{MRR}}$ ) will remain HIGH. Any 2-bit error will change the state of an even number of check bits. The 2-bit error is not correctable since the parity tree can only identify single-bit errors. Both error flags are set LOW when any 2-bit error is detected. Three or more simultaneous bit errors can cause the EDAC to believe that no error, a correctable error, or an uncorrectable error has occurred and will produce erroneous results in all three cases. It should be noted that the gross-error conditions of all LOWs and all HIGHs will be detected. As the corrected word is made available on the data I/O port (DB $_0$ through DB $_{31}$ ), the check word I/O port (CB $_0$ through CB $_0$ ) presents a 7-bit syndrome error code. This syndrome error code can be used to locate the bad memory chip. See Table V for syndrome decoding. #### READ-MODIFY-WRITE (BYTE CONTROL) OPERATIONS The 'F632 device is capable of byte-write operations. The 39-bit word from memory must first be latched into the Data Bit and Check Bit input latches. This is easily accomplished by switching from the read and flag mode (S $_1=H,\,S_0=L)$ to the latch input mode (S $_1=H,\,S_0=H).$ The EDAC will then make any corrections, if necessary, to the data word and place it at the input of the output data latch. This data word must then be latched into the output data latch by taking $\overline{\text{LEDBO}}$ from a LOW to a HIGH. Byte control can now be employed on the data word through the $\overline{OEB}_0$ through $\overline{OEB}_3$ controls. $\overline{OEB}_0$ controls $\overline{DB}_0$ —DB<sub>7</sub> (byte 0), $\overline{OEB}_1$ controls DB<sub>8</sub>—DB<sub>15</sub> (byte 1), $\overline{OEB}_2$ controls DB<sub>16</sub>—DB<sub>23</sub> (byte 3), and $\overline{OEB}_3$ controls DB<sub>24</sub>—DB<sub>31</sub> (byte 3). Placing a HIGH on the byte control will disable the output and the user can modify the byte. If a LOW is placed on the byte control, then the original byte is allowed to pass onto the data bus unchanged. If the original data word is altered through byte control, a new check word must be generated before it is written back into memory. This is easily accomplished by taking controls S<sub>1</sub> and S<sub>0</sub> LOW. Table VI lists the read-modify-write functions. #### **DIAGNOSTIC OPERATIONS** The 'F632 is capable of diagnostics that allow the user to determine whether the EDAC or the memory is failing. The diagnostic function tables will help the user to see the possibilities for diagnostic control. In the diagnostic mode $(S_1 = L, S_0 = H)$ , the check word is latched into the input latch while the data input latch remains transparent. This lets the user apply various data words against a fixed known check word. If the user applies a diagnostic data word with an error in any bit location, the ERR flag should be LOW. If a diagnostic data word with two errors in any bit location is applied, the MERR flag should be LOW. After the check word is latched into the input latch, it can be verified by taking OECB LOW. This outputs the latched check word. The diagnostic data word can be latched into the output data latch and verified. By changing from the diagnostic mode ( $S_1 = L, S_0 = H$ ) to the correction mode ( $S_1 = H, S_0$ H), the user can verify that the EDAC will correct the diagnostic data word. Also, the syndrome bits can be produced to verify that the EDAC pinpoints the error location. Table VII lists the diagnostic functions. TABLE IV. Read, Flag and Correct Function | Memory<br>Cycle | EDAC<br>Function | Cor<br>S <sub>1</sub> | trol<br>S <sub>0</sub> | Data I/O | DB Control<br><del>OEB</del> <sub>n</sub> | DB Output Latch LEDBO | Check I/O | CB<br>Control<br>OECB | Error Flags<br>ERR MERR | |-----------------|-------------------------------------------|-----------------------|------------------------|----------------------------------|-------------------------------------------|-----------------------|-------------------------------------|-----------------------|-------------------------| | Read | Read & Flag | Н | L | Input | Н | Х | Input | Н | Enabled (Note 1) | | Read | Latch Input<br>Data & Check<br>Bits | Н | Н | Latched<br>Input<br>Data | Н | L | Latched<br>Input<br>Check Word | Н | Enabled (Note 1) | | Read | Output Corrected Data H H & Syndrome Bits | | Н | Output<br>Corrected<br>Data Word | L | х | Output<br>Syndrome<br>Bits (Note 2) | L | Enabled (Note 1) | Note 1: See Table III for error description. Note 2: See Table V for error location. **TABLE V. Syndrome Decoding** | | | | Error | | | | | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------------------------------------------------| | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 2.1.01 | | | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | unc<br>2-Bit<br>2-Bit<br>unc | | | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>unc<br>unc<br>2-Bit (Note 2) | | | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>unc<br>DB <sub>31</sub><br>2-Bit | | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | L<br>H<br>H | L<br>H<br>H | unc<br>2-Bit<br>2-Bit<br>DB <sub>30</sub> | | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>unc<br>DB <sub>29</sub><br>2-Bit | | | L<br>L<br>L | H<br>H<br>H | | H<br>H<br>H | LHH | LHLH | DB <sub>28</sub><br>2-Bit<br>2-Bit<br>DB <sub>27</sub> | | | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | | LHH | LHLH | DB <sub>26</sub><br>2-Bit<br>2-Bit<br>DB <sub>25</sub> | | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>H<br>H | L<br>H<br>H | 2-Bit<br>DB <sub>24</sub><br>unc<br>2-Bit | | | Syndrome Bits | | | | | | | | | | | | | |---|---------------|---|---|---|---|---|-----------------|--|--|--|--|--|--| | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Error | | | | | | | | L | Н | L | L | L | L | ٦ | 2-Bit | | | | | | | | L | Н | L | L | L | L | Н | unc | | | | | | | | L | Н | L | L | L | Н | L | DB <sub>7</sub> | | | | | | | | L | Н | L | L | L | Н | Н | 2-Bit | | | | | | | | L | Н | L | L | Н | L | L | DB <sub>6</sub> | | | | | | | | L | Н | L | L | Н | L | Н | 2-Bit | | | | | | | | L | Н | L | L | Н | Н | L | 2-Bit | | | | | | | | L | Н | L | L | Н | Н | Н | DB <sub>5</sub> | | | | | | | | L | Н | L | Н | L | L | L | $DB_4$ | | | | | | | | L | Н | L | Н | L | L | Н | 2-Bit | | | | | | | | L | Н | L | Н | L | Н | L | 2-Bit | | | | | | | | L | Н | L | Н | L | Н | Н | DB <sub>3</sub> | | | | | | | | L | Н | L | Н | Н | L | L | 2-Bit | | | | | | | | L | Н | L | Н | Н | L | Н | $DB_2$ | | | | | | | | L | Н | L | Н | Н | Н | L | unc | | | | | | | | L | Н | L | Н | Н | Н | Н | 2-Bit | | | | | | | | L | Н | Н | L | L | L | L | $DB_0$ | | | | | | | | L | Н | Н | L | L | L | Н | 2-Bit | | | | | | | | L | Н | Н | L | L | Н | L | 2-Bit | | | | | | | | L | Н | Н | L | L | Н | Н | unc | | | | | | | | L | Н | Н | L | Н | L | L | 2-Bit | | | | | | | | L | Н | Н | L | Н | L | Н | DB <sub>1</sub> | | | | | | | | L | Н | Н | L | Н | Н | L | unc | | | | | | | | L | Н | Н | L | Н | Н | Н | 2-Bit | | | | | | | | L | Н | Н | Н | L | L | L | 2-Bit | | | | | | | | L | Н | Н | Н | L | L | Н | unc | | | | | | | | L | Н | Н | Н | L | Н | L | unc | | | | | | | | L | Н | Н | Н | L | Н | Н | 2-Bit | | | | | | | | L | Н | Н | Н | Н | L | L | unc | | | | | | | | L | Н | Н | Н | Н | L | Н | 2-bit | | | | | | | | L | Н | Н | Н | Н | Н | L | 2-bit | | | | | | | | L | Н | Н | Н | Н | Н | Н | CB <sub>6</sub> | | | | | | | $\begin{aligned} & \mathsf{CB}_{\mathsf{X}} = \mathsf{Error} \ \mathsf{in} \ \mathsf{check} \ \mathsf{bit} \ \mathsf{X} \\ & \mathsf{DB}_{\mathsf{Y}} = \mathsf{Error} \ \mathsf{in} \ \mathsf{data} \ \mathsf{bit} \ \mathsf{Y} \\ & \mathsf{2-Bit} = \mathsf{Double-bit} \ \mathsf{error} \\ & \mathsf{unc} = \mathsf{Uncorrectable} \ \mathsf{multi-bit} \ \mathsf{error} \end{aligned}$ Note: 2-bit and unc condition will cause both <u>ERR</u> and <u>MERR</u> to be LOW Note 1: Syndrome bits for all LOWs. <u>MERR</u> and <u>ERR</u> LOW for all LOWs, only <u>ERR</u> LOW for DB<sub>30</sub> error. Note 2: Syndrome bits for all HIGHs. TABLE V. Syndrome Decoding (Continued) | | Syndrome Bits | | | | | | | | | | | | | |-------------|---------------|-------------|-------------|-------------|-------------|------------------|--------------------------------------------------------|--|--|--|--|--|--| | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Error | | | | | | | | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>unc<br>unc<br>2-Bit | | | | | | | | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L | unc<br>2-Bit<br>2-Bit<br>unc | | | | | | | | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | unc<br>2-Bit<br>2-Bit<br>DB <sub>15</sub> | | | | | | | | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L<br>H | 2-Bit<br>unc<br>DB <sub>14</sub><br>2-Bit | | | | | | | | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>L<br>H | L<br>H<br>L | unc<br>2-Bit<br>2-Bit<br>DB <sub>13</sub> | | | | | | | | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L<br>H | 2-Bit<br>DB <sub>12</sub><br>DB <sub>11</sub><br>2-Bit | | | | | | | | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L<br>H | 2-Bit<br>DB <sub>10</sub><br>DB <sub>9</sub><br>2-Bit | | | | | | | | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L<br>H | DB <sub>8</sub><br>2-Bit<br>2-Bit<br>CB <sub>5</sub> | | | | | | | | | | | Error | | | | | |-------------|-------------|-------------|-------------|-------------|-------------|------------------|--------------------------------------------------------| | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | unc<br>2-Bit<br>2-Bit<br>DB <sub>23</sub> | | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>DB <sub>22</sub><br>DB <sub>21</sub><br>2-Bit | | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | LLL | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>DB <sub>20</sub><br>DB <sub>19</sub><br>2-Bit | | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L | DB <sub>18</sub><br>2-Bit<br>2-Bit<br>CB <sub>4</sub> | | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | 2-Bit<br>DB <sub>16</sub><br>unc<br>2-Bit | | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L | DB <sub>17</sub><br>2-Bit<br>2-Bit<br>CB <sub>3</sub> | | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | unc (Note 1)<br>2-Bit<br>2-Bit<br>CB <sub>2</sub> | | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L<br>H | 2-Bit<br>CB <sub>1</sub><br>CB <sub>0</sub><br>None | $CB_X = Error$ in check bit X $DB_Y = Error$ in data bit Y 2-Bit = Double-bit error unc = Uncorrectable multi-bit error Note: 2-bit and unc condition will cause both $\overline{\text{ERR}}$ and $\overline{\text{MERR}}$ to be LOW Note 1: Syndrome bits for all LOWs. $\overline{\text{MERR}}$ and $\overline{\text{ERR}}$ LOW for all LOWs, only $\overline{\text{ERR}}$ LOW for DB<sub>30</sub> error. Note 2: Syndrome bits for all HIGHs. TABLE VI. Read-Modify-Write Function | Memory<br>Cycle | EDAC<br>Function | Contro | | BYTEn* | OEBn* | DB Output<br>Latch<br>LEDBO | Check I/O | CB<br>Control<br>OECB | Error Flags<br>ERR MERR | |------------------------------|-------------------------------------|--------|---|------------------------------------------|-------|-----------------------------|--------------------------------|-----------------------|-------------------------| | Read | Read & Flag | Н | L | Input | Н | Х | Input | Н | Enabled | | Read | Latch Input<br>Data &<br>Check Bits | Н | Н | Latched<br>Input<br>Data | н | L | Latched<br>Input<br>Check Word | Н | Enabled | | Read | Latch Corrected | | | Latched | | | High Z | Н | | | | Data Word into<br>Output Latch | Н | Н | Output<br>Data<br>Word | н | н | Output<br>Syndrome<br>Bits | L | Enabled | | Modify/<br>Write | Modify Appropriate Byte or Bytes | L | L | Input<br>Modified<br>BYTE <sub>0</sub> | Н | Н | Output | L | н н | | & Generate New<br>Check Word | | | _ | Output<br>Unchanged<br>BYTE <sub>0</sub> | L | | Check Word | _ | | $<sup>\</sup>begin{tabular}{ll} *\overline{\text{OEB}}_0 \text{ controls DB}_0-\text{DB}_7 \text{ (BYTE}_0); } \hline \hline \textbf{OEB}_1 \text{ controls DB}_8-\text{DB}_{15} \text{ (BYTE}_1); } \hline \textbf{OEB}_2 \text{ controls DB}_{16}-\text{DB}_{23} \text{ (BYTE}_2); } \hline \hline \textbf{OEB}_3 \text{ controls DB}_{24}-\text{DB}_{31} \text{ (BYTE}_3). } \\ \hline \textbf{OEB}_1 \text{ controls DB}_2-\text{DB}_1 \text{ (BYTE}_2); } \hline \textbf{OEB}_2 \text{ controls DB}_3-\text{DB}_1 \text{ (BYTE}_2); } \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3). } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 \text{ controls DB}_3-\text{DB}_3 \text{ (BYTE}_3); } \\ \hline \textbf{OEB}_3 (BYTE}_3$ #### **TABLE VII. Diagnostic Function** | EDAC<br>Function | Coi<br>S <sub>1</sub> | ntrol<br>S <sub>0</sub> | Data I/O | DB Byte<br>Control<br>OEB <sub>n</sub> | DB Output<br>Latch<br>LEDBO | Check I/O | CB<br>Control<br>OECB | Error Flags<br>ERR MERR | | |-------------------------------------------------------------------------------|-----------------------|-------------------------|-----------------------------------|----------------------------------------|-----------------------------|---------------------------------|-----------------------|-------------------------|--| | Read & Flag | Н | L | Input Correct<br>Data Word | н | x | Input Correct<br>Check Bits | н | Н | | | Latch Input Check<br>Word while Data<br>Input Latch<br>Remains<br>Transparent | L | Н | Input<br>Diagnostic<br>Data Word* | Н | L | Latched<br>Input<br>Check Bits | Н | Enabled | | | Latch Diagnostic<br>Data Word into<br>Output Latch | L | н | Input Diagnostic Data Word* | н | н | Output<br>Latched<br>Check Bits | L | Enabled | | | | | | Data Word | | | High Z | Н | | | | Latch Diagnostic<br>Data Word into<br>Input Latch | н | н | Latched<br>Input<br>Diagnostic | н | н | Output<br>Syndrome<br>Bits | L | Enabled | | | | | | Data Word | | | High Z | Н | | | | Output Diagnostic<br>Data Word &<br>Syndrome Bits | н | Н | Output Diagnostic Data Word | L | н | Output<br>Syndrome<br>Bits | L | Enabled | | | | | | Data Word | | | High Z | Н | | | | Output Corrected Diagnostic Data Word & Output H H | | Н | Output<br>Corrected<br>Diagnostic | L | L | Output<br>Syndrome<br>Bits | L | Enabled | | | Syndrome Bits | | Data Word | | | High Z | Н | | | | <sup>\*</sup>Diagnostic data is a data word with an error in one bit location except when testing the MERR error flag. In this case, the diagnostic data word will contain errors in two bit locations. #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. $\begin{array}{lll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to} + 150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to} + 125^{\circ}\mbox{C} \\ \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to} + 175^{\circ}\mbox{C} \\ \mbox{V}_{CC} \mbox{Pin Potential to} & & & & & & & & & & \\ \mbox{Ground Pin} & & -0.5\mbox{V to} + 7.0\mbox{V} \\ \end{array}$ Input Current (Note 2) —30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Input Voltage (Note 2) -0.5V to +7.0V Current Applied to Output in LOW State (Max) twice the rated $I_{\mbox{\scriptsize OL}}$ (mA) ESD Last Passing Voltage (Min) 4000V **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. ## Recommended Operating Conditions Free Air Ambient Temperature Supply Voltage Military Military +4.5V to +5.5V Commercial +4.5V to +5.5V #### **DC Electrical Characteristics** | Symbol | Parameter | | 54F/74F | | Units | V | Conditions | | |------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|-------------------|-------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | | | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | ٧ | | Recognized as a LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | ٧ | Min | $I_{IN} = -18 \text{ mA}$ | | V <sub>OH</sub> | Output HIGH<br>Voltage | 54F 10% V <sub>CC</sub><br>54F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub><br>74F 5% V <sub>CC</sub><br>74F 5% V <sub>CC</sub> | 2.5<br>2.4<br>2.5<br>2.4<br>2.7<br>2.7 | | | V | Min | $\begin{split} I_{OH} &= -1 \text{ mA } (\overline{\text{ERR}}, \overline{\text{MERR}}, DB_n, CB_n) \\ I_{OH} &= -3 \text{ mA } (DB_n, CB_n) \\ I_{OH} &= -1 \text{ mA } (\overline{\text{ERR}}, \overline{\text{MERR}}, DB_n, CB_n) \\ I_{OH} &= -3 \text{ mA } (DB_n, CB_n) \\ I_{OH} &= -1 \text{ mA } (\overline{\text{ERR}}, \overline{\text{MERR}}, DB_n, CB_n) \\ I_{OH} &= -3 \text{ mA } (DB_n, CB_n) \\ \end{split}$ | | V <sub>OL</sub> | Output LOW<br>Voltage | 54F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub> | | | 0.5<br>0.5<br>0.5 | V | Min | $\begin{split} &I_{OL} = 20 \text{ mA (ERR, } \overline{\text{MERR, DB}_n, CB}_n) \\ &I_{OL} = 20 \text{ mA (ERR, } \overline{\text{MERR}}) \\ &I_{OL} = 24 \text{ mA (DB}_n, CB}_n) \end{split}$ | | I <sub>IH</sub> | Input HIGH<br>Current | 54F<br>74F | | | 20.0<br>5.0 | μΑ | Max | $V_{IN} = 2.7V (S_0, S_1, \overline{OEB}_n, \overline{OECB}, \overline{LEDBO})$ | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | 54F<br>74F | | | 100<br>7.0 | μΑ | Max | $V_{IN} = 7.0V (S_0, S_1, \overline{OEB}_n, \overline{OECB}, \overline{LEDBO})$ | | I <sub>BVIT</sub> | Input HIGH Current<br>Breakdown (I/O) | 54F<br>74F | | | 1.0<br>0.5 | mA | Max | $V_{IN} = 5.5V (CB_n, DB_n)$ | | I <sub>CEX</sub> | Output HIGH<br>Leakage Current | 54F<br>74F | | | 250<br>50 | μΑ | Max | $V_{OUT} = V_{CC}$ | | V <sub>ID</sub> | Input Leakage<br>Test | 74F | 4.75 | | | ٧ | 0.0 | $I_{\text{ID}} = 1.9 \mu\text{A}$ All Other Pins Grounded | | I <sub>OD</sub> | Output Leakage<br>Circuit Current | 74F | | | 3.75 | μΑ | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | I <sub>I</sub> L | Input LOW Current | | | | -0.6 | mA | Max | $V_{IN} = 0.5V (S_0, S_1, \overline{OEB}_n, \overline{OECB}, \overline{LEDBO})$ | | I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current | | | | 70 | μΑ | Max | $V_{I/O} = 2.7V (CB_n, DB_n)$ | | I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage Cur | | | -650 | μΑ | Max | $V_{I/O} = 0.5V (CB_n, DB_n)$ | | | lozh | Output Leakage Current | | | | 70 | μΑ | Max | $V_{I/O} = 2.7V (CB_n, DB_n)$ | | lozL | Output Leakage Current | | | | -650 | μΑ | Max | $V_{I/O} = 0.5V (CB_n, DB_n)$ | | los | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | I <sub>ZZ</sub> | Bus Drainage Test | | | | 500 | μΑ | 0.0V | $V_{OUT} = 5.25V (CB_n, DB_n)$ | | Icc | Power Supply Current | | | | 340 | mA | Max | $T_A = 0$ °C-25°C | | Icc | Power Supply Currer | | | 325 | mA | Max | $T_{A} = 25^{\circ}C - 70^{\circ}C$ | | ## **AC Electrical Characteristics** | Symbol | | | 74F | | 54 | 4F | 74F | | | |--------------------------------------|----------------------------------------------------------------------|------------|----------------------------------------------------------------------------|--------------|----------------------------------|-----|------------------------------------------------------------------|--------------|-------| | | Parameter | ٧ | Γ <sub>A</sub> = +25°(<br>′ <sub>CC</sub> = +5.0<br>C <sub>L</sub> = 50 pF | V | $T_A, V_{CC} = Mil$ $C_L = 50pF$ | | T <sub>A</sub> , V <sub>CC</sub> = Com<br>C <sub>L</sub> = 50 pF | | Units | | | | Min | Тур | Max | Min | Max | Min | Max | 1 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>DB or CB to ERR | 4.0<br>4.0 | 14.0<br>10.5 | 27.0<br>18.0 | | | 4.0<br>4.0 | 31.0<br>20.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>DB to ERR | 4.0<br>4.0 | 21.0<br>14.0 | 27.0<br>18.0 | | | 4.0<br>4.0 | 31.0<br>20.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay DB or CB to MERR | 5.0<br>5.0 | 17.0<br>16.0 | 27.0<br>27.0 | | | 5.0<br>5.0 | 31.0<br>31.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>DB to MERR | 5.0<br>5.0 | 23.0<br>19.0 | 27.0<br>27.0 | | | 5.0<br>5.0 | 31.0<br>31.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>S <sub>0</sub> and S <sub>1</sub> , LOW, to DB | 4.0<br>4.0 | 12.0<br>12.0 | 16.0<br>16.0 | | | 4.0<br>4.0 | 20.0<br>20.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>S <sub>1</sub> to CB | 4.0<br>4.0 | 10.5<br>9.0 | 14.0<br>14.0 | | | 4.0<br>4.0 | 15.0<br>15.0 | ns | | t <sub>PLH</sub> | Propagation Delay<br>S <sub>0</sub> or S <sub>1</sub> to ERR or MERR | 2.0 | 11.5 | 13.0 | | | 2.0 | 14.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>DB to CB | 4.0<br>4.0 | 16.0<br>18.0 | 23.0<br>23.0 | | | 4.0<br>4.0 | 25.0<br>25.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>LEDBO to DB | 2.0<br>2.0 | 11.0<br>11.0 | 13.0<br>13.0 | | | 2.0<br>2.0 | 14.0<br>14.0 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time<br>OEB <sub>n</sub> to DB | 1.0<br>1.0 | 6.0<br>6.0 | 10.0<br>10.0 | | | 1.0<br>1.0 | 10.0<br>10.0 | ns | | t <sub>PHZ</sub> | Output Disable Time<br>OEB <sub>n</sub> to DB | 10<br>1.0 | 5.0<br>4.0 | 10.0<br>10.0 | | | 1.0<br>1.0 | 10.0<br>10.0 | ns | | t <sub>PZH</sub> | Output Enable Time<br>OECB to CB | 1.0<br>1.0 | 6.0<br>6.0 | 10.0<br>10.0 | | | 1.0<br>1.0 | 10.0<br>10.0 | ns | | t <sub>PHZ</sub> | Output Disable Time<br>OECB to CB | 1.0<br>1.0 | 5.0<br>4.0 | 10.0<br>10.0 | | | 1.0<br>1.0 | 10.0<br>10.0 | ns | | | | $74F$ $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ | | 54 | F | 74F | | | |---------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------|------|---------------------|-----|----------------------------------------|------|-------| | Symbol | Parameter | | | $T_A, V_{CC} = Mil$ | | T <sub>A</sub> , V <sub>CC</sub> = Com | | Units | | | | Min | Max | Min | Max | Min | Max | | | t <sub>s</sub> | Setup Time, HIGH or LOW DB/CB before S <sub>0</sub> HIGH (S <sub>1</sub> HIGH) | 3.0 | | | | 3.0 | | ns | | t <sub>s</sub> (H) | Setup Time, HIGH<br>S <sub>0</sub> HIGH before LEDBO HIGH | 12.0 | | | | 14.0 | | ns | | t <sub>s</sub> (H) | Setup Time, HIGH<br>LEDBO HIGH before S <sub>0</sub> or S <sub>1</sub> LOW | 0 | | | | 0 | | ns | | t <sub>s</sub> (H) | Setup Time, HIGH<br>LEDBO HIGH before S <sub>1</sub> HIGH | 0 | | | | 0 | | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>Diagnostic DB before S <sub>1</sub> HIGH | 0 | | | | 0 | | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>Diagnostic CB before<br>S <sub>1</sub> LOW or S <sub>0</sub> HIGH | 3.0 | | | | 3.0 | | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>Diagnostic DB before<br>LEDBO HIGH (S <sub>1</sub> LOW, S <sub>0</sub> HIGH) | 8.0 | | | | 8.0 | | ns | | t <sub>h</sub> (L) | Hold Time, LOW<br>S <sub>0</sub> LOW after S <sub>1</sub> HIGH | 8.0 | | | | 8.0 | | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>DB and CB Hold after S <sub>0</sub> HIGH | 8.0 | | | | 8.0 | | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>DB Hold after S <sub>1</sub> HIGH | 8.0 | | | | 8.0 | | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>CB Hold after S <sub>1</sub> LOW or S <sub>0</sub> HIGH | 5.0 | | | | 5.0 | | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>Diagnostic DB after<br>LEDBO HIGH (S <sub>1</sub> LOW, S <sub>0</sub> HIGH) | 0 | | | | 0 | | ns | | t <sub>w</sub> (L)* | LEDBO Pulse Width | 8.0 | | | | 8.0 | | ns | | t <sub>corr</sub> * | Correction Time | | 25.0 | | | | 28.0 | ns | <sup>\*</sup>Note: These parameters are guaranteed by characterization or other tests performed. #### **Ordering Information** The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows: ## Physical Dimensions inches (millimeters) (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408