January 1999

National Semiconductor

# CLC011 Serial Digital Video Decoder

## **General Description**

National's Comlinear CLC011, Serial Digital Video Decoder, decodes and descrambles SMPTE 259M standard Serial Digital Video datastreams with serial clock into 10-bit parallel words and a corresponding word-rate clock. SMPTE 259M standard parallel data is encoded and scrambled using a 9-bit shift register and is also converted from NRZ to NRZI. The CLC011 restores the original parallel data by reversing the encoding process. The CLC011 also extracts timing information embedded in the SDV data. These reserved code words, known as Timing Reference Signals (TRS), indicate the start and end of each active video line. By decoding the TRS, the CLC011 correctly identifies the word boundaries of the encoded input data. Detection of the TRS reserved codes is indicated by low-true signals at the TRS and End of Active Video (EAV) outputs.

The CLC011's design using current-mode logic (CML) reduces noise injection into the power supply thereby easing board layout and interfacing. The CMOS compatible outputs,

which feature controlled rise and fall times, may be set for either 3.3V or 5V swings with the VDP and VCP inputs.

The CLC011 Serial Digital Video Decoder, CLC014 Adaptive Cable Equalizer and the CLC016 Data Retiming PLL combine to provide a complete Serial Digital Video receiver system.

The CLC011 is packaged in a 28-pin PLCC.

#### Features

- Data decoding and deserializing
- CLC011B operates to 360Mbps
- CLC011A operates to 300Mbps
- Low noise injection to power supplies
- Single +5V or -5.2V supply operation
- Output levels programmable for interface to 5V or 3.3V logic
- Low power
- Low cost



#### © 1999 National Semiconductor Corporation DS100086

www.national.com



.

| Absolute Maximum Rat                                                                                          | <sub></sub> 28-Pin                    | PLCC                                                                                                                |              |                      | 35°C/W                     |                  |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------|----------------------|----------------------------|------------------|
| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ |                                       | Reliability Information<br>Transistor Count                                                                         |              |                      | 3076                       |                  |
| Distributors for availability and spec                                                                        | cifications.                          | Translotor                                                                                                          | Count        |                      |                            | 0010             |
| Supply Voltage (Voo-Vcc)                                                                                      | +6V                                   | Recom                                                                                                               | nende        | d Opera              | ting                       |                  |
| Storage Temperature Range                                                                                     | -65°C to +150°C                       | Conditions                                                                                                          |              |                      |                            |                  |
| Junction Temperature                                                                                          | +150°C                                | Supply Voltage (V V)                                                                                                |              |                      |                            |                  |
| ESD Rating (HBM)                                                                                              |                                       | Logic High Voltage $(V_{CC} - V_{EE})$<br>$(V_{CP} - V_{EE} \text{ and } V_{DP} - V_{EE})$<br>Operating Temperature |              | (EE)                 | 4.57 10 5.57               |                  |
| PDx                                                                                                           | 500V                                  |                                                                                                                     |              | V )                  | 3 0V/ to 5 5V              |                  |
| other                                                                                                         | 2kV                                   |                                                                                                                     |              | v EE/                | 0°C to +70°C               |                  |
| Package Thermal Resistance                                                                                    |                                       |                                                                                                                     |              | •                    | 0                          | 0 10 110 0       |
| $\theta_{JA}$ 28-Pin PLCC                                                                                     | 85°C/W                                |                                                                                                                     |              |                      |                            |                  |
| Electrical Characteristic ( $V_{CC}$ = +5V, $V_{EE}$ = 0V, $C_L$ = 10 pF; unl                                 | CS<br>less specified).                |                                                                                                                     |              |                      | 1                          |                  |
| Parameter                                                                                                     | Conditions                            |                                                                                                                     | Тур<br>+25°С | Min/Max<br>+25°C     | Min/Max<br>0°C to<br>+70°C | Units            |
| DYNAMIC PERFORMANCE                                                                                           |                                       |                                                                                                                     |              | 1                    | 1                          |                  |
| Minimum Serial Data Rate                                                                                      |                                       |                                                                                                                     | 0            |                      |                            | Mbps             |
| Maximum Serial Data Rate                                                                                      | CLC011B                               |                                                                                                                     | 400          | 360                  | 360                        | Mbps             |
|                                                                                                               | CLC011A                               |                                                                                                                     |              | 300                  | 300                        | Mbps             |
| PDn and PCLK Rise/Fall Time                                                                                   | C <sub>L</sub> = 2 pF,(Note 9)        |                                                                                                                     | 2.0          |                      |                            | ns               |
| PDn and PCLK Rise/Fall Time                                                                                   | $C_L = 20 \text{ pF},(\text{Note 9})$ |                                                                                                                     | 4.0          |                      |                            | ns               |
| PCLK Rising Edge Residual Jitter                                                                              | (Note 9)                              |                                                                                                                     | 50           |                      |                            | ps <sub>pp</sub> |
| TIMING PERFORMANCE                                                                                            |                                       |                                                                                                                     |              |                      |                            |                  |
| SD to SC Setup Time                                                                                           |                                       |                                                                                                                     |              | 0.2                  | 0.2                        | ns               |
| SC to SD Hold Time                                                                                            |                                       |                                                                                                                     |              | 0                    | 0                          | ns               |
| PDn to PCLK Skew                                                                                              | (Note 9)                              |                                                                                                                     | ±0.8         |                      |                            | ns               |
| PDn Valid to PCLK ↑                                                                                           | PCLK = 27 MHz, (Note 9)               |                                                                                                                     | 18           |                      |                            | ns               |
| PCLK ↑ to PDn Invalid                                                                                         | PCLK = 27 MHz, (Note 9)               |                                                                                                                     | 18           |                      |                            | ns               |
| Digital Latency                                                                                               | (Notes 6, 7, 9)                       |                                                                                                                     | 42           |                      |                            | sclk<br>cycles   |
| Output Buffer Latency                                                                                         | (Notes 7, 9)                          |                                                                                                                     | 10           |                      |                            | ns               |
| STATIC PERFORMANCE                                                                                            |                                       | I                                                                                                                   |              |                      |                            |                  |
| I <sub>CC</sub> Supply Current                                                                                | (Note 9) V <sub>CC</sub> Pin          |                                                                                                                     | 44           |                      |                            | mA               |
| VDP and VCP Supply Current                                                                                    | PCLK = 0 MHz, (No                     | ote 9)                                                                                                              | 2            |                      |                            | mA               |
| VDP and VCP Supply Current                                                                                    | PCLK = 27 MHz, (N                     | Note 9)                                                                                                             | 12           |                      |                            | mA               |
| SD and SC Inputs                                                                                              |                                       |                                                                                                                     |              |                      |                            |                  |
| Input Range Upper Limit                                                                                       |                                       |                                                                                                                     |              | V <sub>cc</sub>      | V <sub>cc</sub>            | V                |
| Input Range Lower Limit                                                                                       |                                       |                                                                                                                     |              | V <sub>EE</sub> +2.5 | V <sub>EE</sub> +2.5       | V                |
| Minimum Differential Input                                                                                    |                                       |                                                                                                                     |              | 200                  | 200                        | mV               |
|                                                                                                               |                                       |                                                                                                                     |              | 10                   | 15                         | μA               |
| FE, NRZI, and DESC Inputs                                                                                     |                                       |                                                                                                                     |              |                      |                            |                  |
| V                                                                                                             |                                       | _                                                                                                                   |              | V <sub>FF</sub> +0.8 | V <sub>FF</sub> +0.8       | V                |
| V <sub>IH</sub>                                                                                               |                                       | F                                                                                                                   |              | V <sub>EE</sub> +2.0 | V <sub>EE</sub> +2.0       | V                |
| Outputs                                                                                                       |                                       |                                                                                                                     |              |                      |                            |                  |
| V <sub>OL</sub>                                                                                               | I <sub>OL</sub> = 10 mA               | F                                                                                                                   |              | V <sub>EE</sub> +0.5 | V <sub>EE</sub> +0.5       | V                |
| V <sub>OH</sub>                                                                                               | I <sub>OH</sub> = 10 mA               |                                                                                                                     |              | V <sub>CC</sub> -0.5 | V <sub>CC</sub> -0.5       | V                |
| MISCELLANEOUS PERFORMANCE                                                                                     | 1                                     | 1                                                                                                                   |              |                      |                            |                  |
| SD and SC Input Capacitance                                                                                   | (Note 9)                              |                                                                                                                     | 2.0          |                      |                            | pF               |
| SD and SC Input Resistance                                                                                    | (Note 9)                              |                                                                                                                     | 20           |                      |                            | kΩ               |
| Note 1: "Absolute Maximum Patings" are those a                                                                | values beyond which the safety of     |                                                                                                                     |              | d They are not m     | eant to imply that         | the devices      |

•

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

## Electrical Characteristics (Continued)

Note 2: Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

Note 3: Nominal position of rising edge of serial clock is at the center of the serial data eye. Note 4: Nominal position of the rising edge of PCLK is at the center of the PDn eye.

Note 5: See Timing Diagrams.

Note 6: Data latency due to digital registers, measured from MSB of serial data to parallel clock out.

- Note 7: Total latency is the digital latency plus the output buffer latency.
- Note 8: 100% tested at 25°C, sample tested over temperature.

Note 9: Typicals only specified.

## **Timing Diagrams**

www.national.com

### **Overview**

The CLC011, Serial Digital Video Decoder, decodes and descrambles SMPTE 259M standard Serial Digital Video datastreams into 10-bit parallel words and a corresponding word-rate clock. The following information describes:

- the CLC011 operation,
- · recommended interface circuitry, and
- PCB layout suggestions.

Applications assistance for the CLC011 may be obtained by calling the Interface Applications Hotline, (408) 721-8500.

# Input Interfacing—Signal Inputs

The serial data and clock inputs of the CLC011 are both differential. Their input voltage ranges from 2.5V above the negative supply ( $V_{EE}$  +2.5V) to the positive supply voltage ( $V_{CC}$ ). Supply voltages for the CLC011 may be either +5V or -5.2V for ECL compatibility and interfacing. When operated from the negative supply, inputs accept standard ECL signal levels. The minimum differential input swing is 200 mV. The CLC011 interfaces with the CLC016 Data Retiming PLL as shown in *Figure 2*. A simplified schematic of the CLC011's signal inputs appears in *Figure 3*.



FIGURE 2. Interface with CLC016



FIGURE 3. Simplified Input Buffer Schematic

#### Input Interfacing—Control Inputs

Three TTL-compatible inputs control operation of the CLC011: NRZI, DESC and FE. A typical interface circuit for the control inputs is shown in *Figure 4*.



FIGURE 4. Typical Control Logic Connection

NRZI: NRZI, when a logic high, enables NRZI to NRZ conversion. For standard SMPTE 259M operation, NRZI is high. DESC (Descramble): The bits of a SMPTE 259M datastream are scrambled upon encoding according to a polynomial equation. DESC, when a logic high, enables descrambling of the encoded signal. For standard SMPTE 259M operation, DESC is high.

FE (Framing Enable): SMPTE 259M datastreams include a four-word-long reserved sequence known as the Timing Reference Signal (TRS). Using this sequence, the CLC011 determines the position of word boundaries, also known as framing, of the incoming data.

The FE input, when a logic high and following recognition of a TRS, causes the CLC011 to automatically adjust its framing. The word boundary is aligned at the appropriate bit position and the parallel output clock is aligned with the appropriate cycle of the serial clock. When FE is held low and a TRS, out of phase with the current PCLK, is received, output NSP will go high. However, the phase of PCLK will not be adjusted. NSP will remain high until a TRS, in-phase with the current PCLK, is received.

#### Input Interfacing—Control Inputs (Continued)

FE is normally conditioned in one of three ways.

- FE tied high. This is the most common mode for FE. In this mode, when a TRS is received, PCLK is aligned to the new TRS. If a new sync position (NSP) is identified, the NSP output will go high until the next TRS is received.
- 2. FE tied to NSP. When in this mode, if a TRS that is out of phase with the existing PCLK is detected, NSP will go high, but the phase of PCLK will not be adjusted. If the next TRS received is in-phase with PCLK, NSP will go low and the decoder will continue without changing its state. If the next TRS to arrive is out of phase with PCLK, then PCLK's phase is adjusted to meet the new TRS and NSP is made low. Single erroneous TRS pulses are ignored in this mode, but if they persist, the decoder will re-adjust PCLK to properly frame the data.
- 3. FE held low during active video. The automatic framing feature using the TRS may be disabled in cases where non-SMPTE 259M signals are being processed. In some applications like computer-generated animation, the serial video data may not adhere to the SMPTE 259M standard and patterns that resemble TSR's can occur within the active video line. When such patterns occur and to prevent the CLC011 from attempting reframing, make FE a logic low during the active video line.

# Output Interface—Output Logic Levels

All outputs of the CLC011 are CMOS compatible. They can be programmed to provide appropriate output logic levels to connect to following stages operating from supplies of 3.0V to 5.5V. Output voltages are set by applying the positive supply voltage powering the following stage to VDP, which controls PD0-9, EAV, TRS and NSP, and VCP, which controls PCLK. An example of the CLC011, powered from +5V, driving a device powered from a 3.3V supply is shown in *Figure* 5.



The CLC011's output drivers, shown simplified in *Figure 6*, are designed to maintain a constant, controlled slew rate regardless of load. This design results in lower output switching noise injection via the supply pins and into other circuitry. Even so, it is recommended that the CLC011 and other digital circuitry be separated from analog circuitry and cable equalizers.





www.national.com

## Output Interface—Control Outputs

**PCLK (Parallel Clock):** The parallel output or word clock, PCLK, is synchronous with the parallel data outputs, PD0–9. The rising edge of PCLK is located at the center of the parallel data window.

**TRS (Timing Reference Signal):** The active-low TRS output pulse is four parallel clock periods long. TRS is active during decoding of both composite and component video signals.

**EAV (End of Active Video):** The EAV output is pulsed low for one cycle of the parallel clock every time an EAV timing reference is detected during decoding of component video. The pulse is coincident with the fourth word of the timing reference (the XYZ word). During reception of composite video, this output is always asserted high.

**NSP (New Sync Position):** The active-low NSP output indicates that the most recently received TRS is in a different position relative to the previous TRS. NSP remains high until the parallel rate clock is properly aligned with the TRS, then goes low.

## **PCB Layout Guidelines**

The CLC011 is not as sensitive to PCB layout as some Serial Digital Video decoders. The following suggestions will help achieve and maintain optimum system performance.

- Locate the CLC011 decoder away from equalizers and other sensitive circuitry to avoid unwanted crosstalk from clock and data outputs which may degrade system performance.
- 2. The trace from the signal input connector to the CLC011 must be kept short and should not run parallel to the data output traces.
- 3. Bypass each power pin with a 0.01  $\mu F$  to 0.1  $\mu F$  monolithic ceramic capacitor.
- Power the CLC011 and other clock recovery circuitry from a separate power supply network from that of other digital circuitry on the board.

Other PCB layout tips may be found in: "Keeping Analog Signals Pure in a Hostile Digital World", Electronic Design, Special Analog Issue, June 24, 1996, available from National Semiconductor. Request Literature number 665502-001.



National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.